mirror of
https://github.com/xemu-project/xemu.git
synced 2024-11-30 15:00:34 +00:00
2b52619994
Now we have a common structure SMPCompatProps used to store information about SMP compatibility stuff, so we can also move smp_prefer_sockets there for cleaner code. No functional change intended. Signed-off-by: Yanan Wang <wangyanan55@huawei.com> Acked-by: David Gibson <david@gibson.dropbear.id.au> Reviewed-by: Andrew Jones <drjones@redhat.com> Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> Message-Id: <20210929025816.21076-15-wangyanan55@huawei.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
951 lines
32 KiB
C
951 lines
32 KiB
C
/*
|
|
* QEMU PC System Emulator
|
|
*
|
|
* Copyright (c) 2003-2004 Fabrice Bellard
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
* in the Software without restriction, including without limitation the rights
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
* furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
* THE SOFTWARE.
|
|
*/
|
|
|
|
#include "qemu/osdep.h"
|
|
#include CONFIG_DEVICES
|
|
|
|
#include "qemu/units.h"
|
|
#include "hw/loader.h"
|
|
#include "hw/i386/x86.h"
|
|
#include "hw/i386/pc.h"
|
|
#include "hw/i386/apic.h"
|
|
#include "hw/pci-host/i440fx.h"
|
|
#include "hw/southbridge/piix.h"
|
|
#include "hw/display/ramfb.h"
|
|
#include "hw/firmware/smbios.h"
|
|
#include "hw/pci/pci.h"
|
|
#include "hw/pci/pci_ids.h"
|
|
#include "hw/usb.h"
|
|
#include "net/net.h"
|
|
#include "hw/ide/pci.h"
|
|
#include "hw/irq.h"
|
|
#include "sysemu/kvm.h"
|
|
#include "hw/kvm/clock.h"
|
|
#include "hw/sysbus.h"
|
|
#include "hw/i2c/smbus_eeprom.h"
|
|
#include "hw/xen/xen-x86.h"
|
|
#include "exec/memory.h"
|
|
#include "hw/acpi/acpi.h"
|
|
#include "qapi/error.h"
|
|
#include "qemu/error-report.h"
|
|
#include "sysemu/xen.h"
|
|
#ifdef CONFIG_XEN
|
|
#include <xen/hvm/hvm_info_table.h>
|
|
#include "hw/xen/xen_pt.h"
|
|
#endif
|
|
#include "migration/global_state.h"
|
|
#include "migration/misc.h"
|
|
#include "sysemu/numa.h"
|
|
#include "hw/hyperv/vmbus-bridge.h"
|
|
#include "hw/mem/nvdimm.h"
|
|
#include "hw/i386/acpi-build.h"
|
|
#include "kvm/kvm-cpu.h"
|
|
|
|
#define MAX_IDE_BUS 2
|
|
|
|
#ifdef CONFIG_IDE_ISA
|
|
static const int ide_iobase[MAX_IDE_BUS] = { 0x1f0, 0x170 };
|
|
static const int ide_iobase2[MAX_IDE_BUS] = { 0x3f6, 0x376 };
|
|
static const int ide_irq[MAX_IDE_BUS] = { 14, 15 };
|
|
#endif
|
|
|
|
/* PC hardware initialisation */
|
|
static void pc_init1(MachineState *machine,
|
|
const char *host_type, const char *pci_type)
|
|
{
|
|
PCMachineState *pcms = PC_MACHINE(machine);
|
|
PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
|
|
X86MachineState *x86ms = X86_MACHINE(machine);
|
|
MemoryRegion *system_memory = get_system_memory();
|
|
MemoryRegion *system_io = get_system_io();
|
|
PCIBus *pci_bus;
|
|
ISABus *isa_bus;
|
|
PCII440FXState *i440fx_state;
|
|
int piix3_devfn = -1;
|
|
qemu_irq smi_irq;
|
|
GSIState *gsi_state;
|
|
BusState *idebus[MAX_IDE_BUS];
|
|
ISADevice *rtc_state;
|
|
MemoryRegion *ram_memory;
|
|
MemoryRegion *pci_memory;
|
|
MemoryRegion *rom_memory;
|
|
ram_addr_t lowmem;
|
|
|
|
/*
|
|
* Calculate ram split, for memory below and above 4G. It's a bit
|
|
* complicated for backward compatibility reasons ...
|
|
*
|
|
* - Traditional split is 3.5G (lowmem = 0xe0000000). This is the
|
|
* default value for max_ram_below_4g now.
|
|
*
|
|
* - Then, to gigabyte align the memory, we move the split to 3G
|
|
* (lowmem = 0xc0000000). But only in case we have to split in
|
|
* the first place, i.e. ram_size is larger than (traditional)
|
|
* lowmem. And for new machine types (gigabyte_align = true)
|
|
* only, for live migration compatibility reasons.
|
|
*
|
|
* - Next the max-ram-below-4g option was added, which allowed to
|
|
* reduce lowmem to a smaller value, to allow a larger PCI I/O
|
|
* window below 4G. qemu doesn't enforce gigabyte alignment here,
|
|
* but prints a warning.
|
|
*
|
|
* - Finally max-ram-below-4g got updated to also allow raising lowmem,
|
|
* so legacy non-PAE guests can get as much memory as possible in
|
|
* the 32bit address space below 4G.
|
|
*
|
|
* - Note that Xen has its own ram setup code in xen_ram_init(),
|
|
* called via xen_hvm_init_pc().
|
|
*
|
|
* Examples:
|
|
* qemu -M pc-1.7 -m 4G (old default) -> 3584M low, 512M high
|
|
* qemu -M pc -m 4G (new default) -> 3072M low, 1024M high
|
|
* qemu -M pc,max-ram-below-4g=2G -m 4G -> 2048M low, 2048M high
|
|
* qemu -M pc,max-ram-below-4g=4G -m 3968M -> 3968M low (=4G-128M)
|
|
*/
|
|
if (xen_enabled()) {
|
|
xen_hvm_init_pc(pcms, &ram_memory);
|
|
} else {
|
|
if (!pcms->max_ram_below_4g) {
|
|
pcms->max_ram_below_4g = 0xe0000000; /* default: 3.5G */
|
|
}
|
|
lowmem = pcms->max_ram_below_4g;
|
|
if (machine->ram_size >= pcms->max_ram_below_4g) {
|
|
if (pcmc->gigabyte_align) {
|
|
if (lowmem > 0xc0000000) {
|
|
lowmem = 0xc0000000;
|
|
}
|
|
if (lowmem & (1 * GiB - 1)) {
|
|
warn_report("Large machine and max_ram_below_4g "
|
|
"(%" PRIu64 ") not a multiple of 1G; "
|
|
"possible bad performance.",
|
|
pcms->max_ram_below_4g);
|
|
}
|
|
}
|
|
}
|
|
|
|
if (machine->ram_size >= lowmem) {
|
|
x86ms->above_4g_mem_size = machine->ram_size - lowmem;
|
|
x86ms->below_4g_mem_size = lowmem;
|
|
} else {
|
|
x86ms->above_4g_mem_size = 0;
|
|
x86ms->below_4g_mem_size = machine->ram_size;
|
|
}
|
|
}
|
|
|
|
pc_machine_init_sgx_epc(pcms);
|
|
x86_cpus_init(x86ms, pcmc->default_cpu_version);
|
|
|
|
if (pcmc->kvmclock_enabled) {
|
|
kvmclock_create(pcmc->kvmclock_create_always);
|
|
}
|
|
|
|
if (pcmc->pci_enabled) {
|
|
pci_memory = g_new(MemoryRegion, 1);
|
|
memory_region_init(pci_memory, NULL, "pci", UINT64_MAX);
|
|
rom_memory = pci_memory;
|
|
} else {
|
|
pci_memory = NULL;
|
|
rom_memory = system_memory;
|
|
}
|
|
|
|
pc_guest_info_init(pcms);
|
|
|
|
if (pcmc->smbios_defaults) {
|
|
MachineClass *mc = MACHINE_GET_CLASS(machine);
|
|
/* These values are guest ABI, do not change */
|
|
smbios_set_defaults("QEMU", "Standard PC (i440FX + PIIX, 1996)",
|
|
mc->name, pcmc->smbios_legacy_mode,
|
|
pcmc->smbios_uuid_encoded,
|
|
SMBIOS_ENTRY_POINT_21);
|
|
}
|
|
|
|
/* allocate ram and load rom/bios */
|
|
if (!xen_enabled()) {
|
|
pc_memory_init(pcms, system_memory,
|
|
rom_memory, &ram_memory);
|
|
} else {
|
|
pc_system_flash_cleanup_unused(pcms);
|
|
if (machine->kernel_filename != NULL) {
|
|
/* For xen HVM direct kernel boot, load linux here */
|
|
xen_load_linux(pcms);
|
|
}
|
|
}
|
|
|
|
gsi_state = pc_gsi_create(&x86ms->gsi, pcmc->pci_enabled);
|
|
|
|
if (pcmc->pci_enabled) {
|
|
PIIX3State *piix3;
|
|
|
|
pci_bus = i440fx_init(host_type,
|
|
pci_type,
|
|
&i440fx_state,
|
|
system_memory, system_io, machine->ram_size,
|
|
x86ms->below_4g_mem_size,
|
|
x86ms->above_4g_mem_size,
|
|
pci_memory, ram_memory);
|
|
pcms->bus = pci_bus;
|
|
|
|
piix3 = piix3_create(pci_bus, &isa_bus);
|
|
piix3->pic = x86ms->gsi;
|
|
piix3_devfn = piix3->dev.devfn;
|
|
} else {
|
|
pci_bus = NULL;
|
|
i440fx_state = NULL;
|
|
isa_bus = isa_bus_new(NULL, get_system_memory(), system_io,
|
|
&error_abort);
|
|
pcms->hpet_enabled = false;
|
|
}
|
|
isa_bus_irqs(isa_bus, x86ms->gsi);
|
|
|
|
pc_i8259_create(isa_bus, gsi_state->i8259_irq);
|
|
|
|
if (pcmc->pci_enabled) {
|
|
ioapic_init_gsi(gsi_state, "i440fx");
|
|
}
|
|
|
|
if (tcg_enabled()) {
|
|
x86_register_ferr_irq(x86ms->gsi[13]);
|
|
}
|
|
|
|
pc_vga_init(isa_bus, pcmc->pci_enabled ? pci_bus : NULL);
|
|
|
|
assert(pcms->vmport != ON_OFF_AUTO__MAX);
|
|
if (pcms->vmport == ON_OFF_AUTO_AUTO) {
|
|
pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON;
|
|
}
|
|
|
|
/* init basic PC hardware */
|
|
pc_basic_device_init(pcms, isa_bus, x86ms->gsi, &rtc_state, true,
|
|
0x4);
|
|
|
|
pc_nic_init(pcmc, isa_bus, pci_bus);
|
|
|
|
if (pcmc->pci_enabled) {
|
|
PCIDevice *dev;
|
|
|
|
dev = pci_create_simple(pci_bus, piix3_devfn + 1,
|
|
xen_enabled() ? "piix3-ide-xen" : "piix3-ide");
|
|
pci_ide_create_devs(dev);
|
|
idebus[0] = qdev_get_child_bus(&dev->qdev, "ide.0");
|
|
idebus[1] = qdev_get_child_bus(&dev->qdev, "ide.1");
|
|
pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
|
|
}
|
|
#ifdef CONFIG_IDE_ISA
|
|
else {
|
|
DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
|
|
int i;
|
|
|
|
ide_drive_get(hd, ARRAY_SIZE(hd));
|
|
for (i = 0; i < MAX_IDE_BUS; i++) {
|
|
ISADevice *dev;
|
|
char busname[] = "ide.0";
|
|
dev = isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i],
|
|
ide_irq[i],
|
|
hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
|
|
/*
|
|
* The ide bus name is ide.0 for the first bus and ide.1 for the
|
|
* second one.
|
|
*/
|
|
busname[4] = '0' + i;
|
|
idebus[i] = qdev_get_child_bus(DEVICE(dev), busname);
|
|
}
|
|
pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
|
|
}
|
|
#endif
|
|
|
|
if (pcmc->pci_enabled && machine_usb(machine)) {
|
|
pci_create_simple(pci_bus, piix3_devfn + 2, "piix3-usb-uhci");
|
|
}
|
|
|
|
if (pcmc->pci_enabled && x86_machine_is_acpi_enabled(X86_MACHINE(pcms))) {
|
|
DeviceState *piix4_pm;
|
|
|
|
smi_irq = qemu_allocate_irq(pc_acpi_smi_interrupt, first_cpu, 0);
|
|
/* TODO: Populate SPD eeprom data. */
|
|
pcms->smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100,
|
|
x86ms->gsi[9], smi_irq,
|
|
x86_machine_is_smm_enabled(x86ms),
|
|
&piix4_pm);
|
|
smbus_eeprom_init(pcms->smbus, 8, NULL, 0);
|
|
|
|
object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
|
|
TYPE_HOTPLUG_HANDLER,
|
|
(Object **)&x86ms->acpi_dev,
|
|
object_property_allow_set_link,
|
|
OBJ_PROP_LINK_STRONG);
|
|
object_property_set_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
|
|
OBJECT(piix4_pm), &error_abort);
|
|
}
|
|
|
|
if (machine->nvdimms_state->is_enabled) {
|
|
nvdimm_init_acpi_state(machine->nvdimms_state, system_io,
|
|
x86_nvdimm_acpi_dsmio,
|
|
x86ms->fw_cfg, OBJECT(pcms));
|
|
}
|
|
}
|
|
|
|
/* Looking for a pc_compat_2_4() function? It doesn't exist.
|
|
* pc_compat_*() functions that run on machine-init time and
|
|
* change global QEMU state are deprecated. Please don't create
|
|
* one, and implement any pc-*-2.4 (and newer) compat code in
|
|
* hw_compat_*, pc_compat_*, or * pc_*_machine_options().
|
|
*/
|
|
|
|
static void pc_compat_2_3_fn(MachineState *machine)
|
|
{
|
|
X86MachineState *x86ms = X86_MACHINE(machine);
|
|
if (kvm_enabled()) {
|
|
x86ms->smm = ON_OFF_AUTO_OFF;
|
|
}
|
|
}
|
|
|
|
static void pc_compat_2_2_fn(MachineState *machine)
|
|
{
|
|
pc_compat_2_3_fn(machine);
|
|
}
|
|
|
|
static void pc_compat_2_1_fn(MachineState *machine)
|
|
{
|
|
pc_compat_2_2_fn(machine);
|
|
x86_cpu_change_kvm_default("svm", NULL);
|
|
}
|
|
|
|
static void pc_compat_2_0_fn(MachineState *machine)
|
|
{
|
|
pc_compat_2_1_fn(machine);
|
|
}
|
|
|
|
static void pc_compat_1_7_fn(MachineState *machine)
|
|
{
|
|
pc_compat_2_0_fn(machine);
|
|
x86_cpu_change_kvm_default("x2apic", NULL);
|
|
}
|
|
|
|
static void pc_compat_1_6_fn(MachineState *machine)
|
|
{
|
|
pc_compat_1_7_fn(machine);
|
|
}
|
|
|
|
static void pc_compat_1_5_fn(MachineState *machine)
|
|
{
|
|
pc_compat_1_6_fn(machine);
|
|
}
|
|
|
|
static void pc_compat_1_4_fn(MachineState *machine)
|
|
{
|
|
pc_compat_1_5_fn(machine);
|
|
}
|
|
|
|
static void pc_init_isa(MachineState *machine)
|
|
{
|
|
pc_init1(machine, TYPE_I440FX_PCI_HOST_BRIDGE, TYPE_I440FX_PCI_DEVICE);
|
|
}
|
|
|
|
#ifdef CONFIG_XEN
|
|
static void pc_xen_hvm_init_pci(MachineState *machine)
|
|
{
|
|
const char *pci_type = xen_igd_gfx_pt_enabled() ?
|
|
TYPE_IGD_PASSTHROUGH_I440FX_PCI_DEVICE : TYPE_I440FX_PCI_DEVICE;
|
|
|
|
pc_init1(machine,
|
|
TYPE_I440FX_PCI_HOST_BRIDGE,
|
|
pci_type);
|
|
}
|
|
|
|
static void pc_xen_hvm_init(MachineState *machine)
|
|
{
|
|
PCMachineState *pcms = PC_MACHINE(machine);
|
|
|
|
if (!xen_enabled()) {
|
|
error_report("xenfv machine requires the xen accelerator");
|
|
exit(1);
|
|
}
|
|
|
|
pc_xen_hvm_init_pci(machine);
|
|
pci_create_simple(pcms->bus, -1, "xen-platform");
|
|
}
|
|
#endif
|
|
|
|
#define DEFINE_I440FX_MACHINE(suffix, name, compatfn, optionfn) \
|
|
static void pc_init_##suffix(MachineState *machine) \
|
|
{ \
|
|
void (*compat)(MachineState *m) = (compatfn); \
|
|
if (compat) { \
|
|
compat(machine); \
|
|
} \
|
|
pc_init1(machine, TYPE_I440FX_PCI_HOST_BRIDGE, \
|
|
TYPE_I440FX_PCI_DEVICE); \
|
|
} \
|
|
DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
|
|
|
|
static void pc_i440fx_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
pcmc->default_nic_model = "e1000";
|
|
pcmc->pci_root_uid = 0;
|
|
|
|
m->family = "pc_piix";
|
|
m->desc = "Standard PC (i440FX + PIIX, 1996)";
|
|
m->default_machine_opts = "firmware=bios-256k.bin";
|
|
m->default_display = "std";
|
|
machine_class_allow_dynamic_sysbus_dev(m, TYPE_RAMFB_DEVICE);
|
|
machine_class_allow_dynamic_sysbus_dev(m, TYPE_VMBUS_BRIDGE);
|
|
}
|
|
|
|
static void pc_i440fx_6_2_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
pc_i440fx_machine_options(m);
|
|
m->alias = "pc";
|
|
m->is_default = true;
|
|
pcmc->default_cpu_version = 1;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v6_2, "pc-i440fx-6.2", NULL,
|
|
pc_i440fx_6_2_machine_options);
|
|
|
|
static void pc_i440fx_6_1_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_6_2_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
compat_props_add(m->compat_props, hw_compat_6_1, hw_compat_6_1_len);
|
|
compat_props_add(m->compat_props, pc_compat_6_1, pc_compat_6_1_len);
|
|
m->smp_props.prefer_sockets = true;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v6_1, "pc-i440fx-6.1", NULL,
|
|
pc_i440fx_6_1_machine_options);
|
|
|
|
static void pc_i440fx_6_0_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_6_1_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
compat_props_add(m->compat_props, hw_compat_6_0, hw_compat_6_0_len);
|
|
compat_props_add(m->compat_props, pc_compat_6_0, pc_compat_6_0_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v6_0, "pc-i440fx-6.0", NULL,
|
|
pc_i440fx_6_0_machine_options);
|
|
|
|
static void pc_i440fx_5_2_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_6_0_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
compat_props_add(m->compat_props, hw_compat_5_2, hw_compat_5_2_len);
|
|
compat_props_add(m->compat_props, pc_compat_5_2, pc_compat_5_2_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v5_2, "pc-i440fx-5.2", NULL,
|
|
pc_i440fx_5_2_machine_options);
|
|
|
|
static void pc_i440fx_5_1_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_5_2_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
compat_props_add(m->compat_props, hw_compat_5_1, hw_compat_5_1_len);
|
|
compat_props_add(m->compat_props, pc_compat_5_1, pc_compat_5_1_len);
|
|
pcmc->kvmclock_create_always = false;
|
|
pcmc->pci_root_uid = 1;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v5_1, "pc-i440fx-5.1", NULL,
|
|
pc_i440fx_5_1_machine_options);
|
|
|
|
static void pc_i440fx_5_0_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_5_1_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
m->numa_mem_supported = true;
|
|
compat_props_add(m->compat_props, hw_compat_5_0, hw_compat_5_0_len);
|
|
compat_props_add(m->compat_props, pc_compat_5_0, pc_compat_5_0_len);
|
|
m->auto_enable_numa_with_memdev = false;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v5_0, "pc-i440fx-5.0", NULL,
|
|
pc_i440fx_5_0_machine_options);
|
|
|
|
static void pc_i440fx_4_2_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_5_0_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
compat_props_add(m->compat_props, hw_compat_4_2, hw_compat_4_2_len);
|
|
compat_props_add(m->compat_props, pc_compat_4_2, pc_compat_4_2_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v4_2, "pc-i440fx-4.2", NULL,
|
|
pc_i440fx_4_2_machine_options);
|
|
|
|
static void pc_i440fx_4_1_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_4_2_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
compat_props_add(m->compat_props, hw_compat_4_1, hw_compat_4_1_len);
|
|
compat_props_add(m->compat_props, pc_compat_4_1, pc_compat_4_1_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v4_1, "pc-i440fx-4.1", NULL,
|
|
pc_i440fx_4_1_machine_options);
|
|
|
|
static void pc_i440fx_4_0_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
pc_i440fx_4_1_machine_options(m);
|
|
m->alias = NULL;
|
|
m->is_default = false;
|
|
pcmc->default_cpu_version = CPU_VERSION_LEGACY;
|
|
compat_props_add(m->compat_props, hw_compat_4_0, hw_compat_4_0_len);
|
|
compat_props_add(m->compat_props, pc_compat_4_0, pc_compat_4_0_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v4_0, "pc-i440fx-4.0", NULL,
|
|
pc_i440fx_4_0_machine_options);
|
|
|
|
static void pc_i440fx_3_1_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_4_0_machine_options(m);
|
|
m->is_default = false;
|
|
pcmc->do_not_add_smb_acpi = true;
|
|
m->smbus_no_migration_support = true;
|
|
m->alias = NULL;
|
|
pcmc->pvh_enabled = false;
|
|
compat_props_add(m->compat_props, hw_compat_3_1, hw_compat_3_1_len);
|
|
compat_props_add(m->compat_props, pc_compat_3_1, pc_compat_3_1_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v3_1, "pc-i440fx-3.1", NULL,
|
|
pc_i440fx_3_1_machine_options);
|
|
|
|
static void pc_i440fx_3_0_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_3_1_machine_options(m);
|
|
compat_props_add(m->compat_props, hw_compat_3_0, hw_compat_3_0_len);
|
|
compat_props_add(m->compat_props, pc_compat_3_0, pc_compat_3_0_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v3_0, "pc-i440fx-3.0", NULL,
|
|
pc_i440fx_3_0_machine_options);
|
|
|
|
static void pc_i440fx_2_12_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_3_0_machine_options(m);
|
|
compat_props_add(m->compat_props, hw_compat_2_12, hw_compat_2_12_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_12, pc_compat_2_12_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_12, "pc-i440fx-2.12", NULL,
|
|
pc_i440fx_2_12_machine_options);
|
|
|
|
static void pc_i440fx_2_11_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_2_12_machine_options(m);
|
|
compat_props_add(m->compat_props, hw_compat_2_11, hw_compat_2_11_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_11, pc_compat_2_11_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_11, "pc-i440fx-2.11", NULL,
|
|
pc_i440fx_2_11_machine_options);
|
|
|
|
static void pc_i440fx_2_10_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_2_11_machine_options(m);
|
|
compat_props_add(m->compat_props, hw_compat_2_10, hw_compat_2_10_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_10, pc_compat_2_10_len);
|
|
m->auto_enable_numa_with_memhp = false;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_10, "pc-i440fx-2.10", NULL,
|
|
pc_i440fx_2_10_machine_options);
|
|
|
|
static void pc_i440fx_2_9_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_2_10_machine_options(m);
|
|
compat_props_add(m->compat_props, hw_compat_2_9, hw_compat_2_9_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_9, pc_compat_2_9_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_9, "pc-i440fx-2.9", NULL,
|
|
pc_i440fx_2_9_machine_options);
|
|
|
|
static void pc_i440fx_2_8_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_2_9_machine_options(m);
|
|
compat_props_add(m->compat_props, hw_compat_2_8, hw_compat_2_8_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_8, pc_compat_2_8_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_8, "pc-i440fx-2.8", NULL,
|
|
pc_i440fx_2_8_machine_options);
|
|
|
|
static void pc_i440fx_2_7_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_2_8_machine_options(m);
|
|
compat_props_add(m->compat_props, hw_compat_2_7, hw_compat_2_7_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_7, pc_compat_2_7_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_7, "pc-i440fx-2.7", NULL,
|
|
pc_i440fx_2_7_machine_options);
|
|
|
|
static void pc_i440fx_2_6_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_2_7_machine_options(m);
|
|
pcmc->legacy_cpu_hotplug = true;
|
|
pcmc->linuxboot_dma_enabled = false;
|
|
compat_props_add(m->compat_props, hw_compat_2_6, hw_compat_2_6_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_6, pc_compat_2_6_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_6, "pc-i440fx-2.6", NULL,
|
|
pc_i440fx_2_6_machine_options);
|
|
|
|
static void pc_i440fx_2_5_machine_options(MachineClass *m)
|
|
{
|
|
X86MachineClass *x86mc = X86_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_2_6_machine_options(m);
|
|
x86mc->save_tsc_khz = false;
|
|
m->legacy_fw_cfg_order = 1;
|
|
compat_props_add(m->compat_props, hw_compat_2_5, hw_compat_2_5_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_5, pc_compat_2_5_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_5, "pc-i440fx-2.5", NULL,
|
|
pc_i440fx_2_5_machine_options);
|
|
|
|
static void pc_i440fx_2_4_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_2_5_machine_options(m);
|
|
m->hw_version = "2.4.0";
|
|
pcmc->broken_reserved_end = true;
|
|
compat_props_add(m->compat_props, hw_compat_2_4, hw_compat_2_4_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_4, pc_compat_2_4_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_4, "pc-i440fx-2.4", NULL,
|
|
pc_i440fx_2_4_machine_options)
|
|
|
|
static void pc_i440fx_2_3_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_2_4_machine_options(m);
|
|
m->hw_version = "2.3.0";
|
|
compat_props_add(m->compat_props, hw_compat_2_3, hw_compat_2_3_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_3, pc_compat_2_3_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_3, "pc-i440fx-2.3", pc_compat_2_3_fn,
|
|
pc_i440fx_2_3_machine_options);
|
|
|
|
static void pc_i440fx_2_2_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_2_3_machine_options(m);
|
|
m->hw_version = "2.2.0";
|
|
m->default_machine_opts = "firmware=bios-256k.bin,suppress-vmdesc=on";
|
|
compat_props_add(m->compat_props, hw_compat_2_2, hw_compat_2_2_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_2, pc_compat_2_2_len);
|
|
pcmc->rsdp_in_ram = false;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_2, "pc-i440fx-2.2", pc_compat_2_2_fn,
|
|
pc_i440fx_2_2_machine_options);
|
|
|
|
static void pc_i440fx_2_1_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_2_2_machine_options(m);
|
|
m->hw_version = "2.1.0";
|
|
m->default_display = NULL;
|
|
compat_props_add(m->compat_props, hw_compat_2_1, hw_compat_2_1_len);
|
|
compat_props_add(m->compat_props, pc_compat_2_1, pc_compat_2_1_len);
|
|
pcmc->smbios_uuid_encoded = false;
|
|
pcmc->enforce_aligned_dimm = false;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_1, "pc-i440fx-2.1", pc_compat_2_1_fn,
|
|
pc_i440fx_2_1_machine_options);
|
|
|
|
static void pc_i440fx_2_0_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_2_1_machine_options(m);
|
|
m->hw_version = "2.0.0";
|
|
compat_props_add(m->compat_props, pc_compat_2_0, pc_compat_2_0_len);
|
|
pcmc->smbios_legacy_mode = true;
|
|
pcmc->has_reserved_memory = false;
|
|
/* This value depends on the actual DSDT and SSDT compiled into
|
|
* the source QEMU; unfortunately it depends on the binary and
|
|
* not on the machine type, so we cannot make pc-i440fx-1.7 work on
|
|
* both QEMU 1.7 and QEMU 2.0.
|
|
*
|
|
* Large variations cause migration to fail for more than one
|
|
* consecutive value of the "-smp" maxcpus option.
|
|
*
|
|
* For small variations of the kind caused by different iasl versions,
|
|
* the 4k rounding usually leaves slack. However, there could be still
|
|
* one or two values that break. For QEMU 1.7 and QEMU 2.0 the
|
|
* slack is only ~10 bytes before one "-smp maxcpus" value breaks!
|
|
*
|
|
* 6652 is valid for QEMU 2.0, the right value for pc-i440fx-1.7 on
|
|
* QEMU 1.7 it is 6414. For RHEL/CentOS 7.0 it is 6418.
|
|
*/
|
|
pcmc->legacy_acpi_table_size = 6652;
|
|
pcmc->acpi_data_size = 0x10000;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v2_0, "pc-i440fx-2.0", pc_compat_2_0_fn,
|
|
pc_i440fx_2_0_machine_options);
|
|
|
|
static void pc_i440fx_1_7_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_2_0_machine_options(m);
|
|
m->hw_version = "1.7.0";
|
|
m->default_machine_opts = NULL;
|
|
m->option_rom_has_mr = true;
|
|
compat_props_add(m->compat_props, pc_compat_1_7, pc_compat_1_7_len);
|
|
pcmc->smbios_defaults = false;
|
|
pcmc->gigabyte_align = false;
|
|
pcmc->legacy_acpi_table_size = 6414;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v1_7, "pc-i440fx-1.7", pc_compat_1_7_fn,
|
|
pc_i440fx_1_7_machine_options);
|
|
|
|
static void pc_i440fx_1_6_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
|
|
pc_i440fx_1_7_machine_options(m);
|
|
m->hw_version = "1.6.0";
|
|
m->rom_file_has_mr = false;
|
|
compat_props_add(m->compat_props, pc_compat_1_6, pc_compat_1_6_len);
|
|
pcmc->has_acpi_build = false;
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v1_6, "pc-i440fx-1.6", pc_compat_1_6_fn,
|
|
pc_i440fx_1_6_machine_options);
|
|
|
|
static void pc_i440fx_1_5_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_1_6_machine_options(m);
|
|
m->hw_version = "1.5.0";
|
|
compat_props_add(m->compat_props, pc_compat_1_5, pc_compat_1_5_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v1_5, "pc-i440fx-1.5", pc_compat_1_5_fn,
|
|
pc_i440fx_1_5_machine_options);
|
|
|
|
static void pc_i440fx_1_4_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_1_5_machine_options(m);
|
|
m->hw_version = "1.4.0";
|
|
compat_props_add(m->compat_props, pc_compat_1_4, pc_compat_1_4_len);
|
|
}
|
|
|
|
DEFINE_I440FX_MACHINE(v1_4, "pc-i440fx-1.4", pc_compat_1_4_fn,
|
|
pc_i440fx_1_4_machine_options);
|
|
|
|
typedef struct {
|
|
uint16_t gpu_device_id;
|
|
uint16_t pch_device_id;
|
|
uint8_t pch_revision_id;
|
|
} IGDDeviceIDInfo;
|
|
|
|
/* In real world different GPU should have different PCH. But actually
|
|
* the different PCH DIDs likely map to different PCH SKUs. We do the
|
|
* same thing for the GPU. For PCH, the different SKUs are going to be
|
|
* all the same silicon design and implementation, just different
|
|
* features turn on and off with fuses. The SW interfaces should be
|
|
* consistent across all SKUs in a given family (eg LPT). But just same
|
|
* features may not be supported.
|
|
*
|
|
* Most of these different PCH features probably don't matter to the
|
|
* Gfx driver, but obviously any difference in display port connections
|
|
* will so it should be fine with any PCH in case of passthrough.
|
|
*
|
|
* So currently use one PCH version, 0x8c4e, to cover all HSW(Haswell)
|
|
* scenarios, 0x9cc3 for BDW(Broadwell).
|
|
*/
|
|
static const IGDDeviceIDInfo igd_combo_id_infos[] = {
|
|
/* HSW Classic */
|
|
{0x0402, 0x8c4e, 0x04}, /* HSWGT1D, HSWD_w7 */
|
|
{0x0406, 0x8c4e, 0x04}, /* HSWGT1M, HSWM_w7 */
|
|
{0x0412, 0x8c4e, 0x04}, /* HSWGT2D, HSWD_w7 */
|
|
{0x0416, 0x8c4e, 0x04}, /* HSWGT2M, HSWM_w7 */
|
|
{0x041E, 0x8c4e, 0x04}, /* HSWGT15D, HSWD_w7 */
|
|
/* HSW ULT */
|
|
{0x0A06, 0x8c4e, 0x04}, /* HSWGT1UT, HSWM_w7 */
|
|
{0x0A16, 0x8c4e, 0x04}, /* HSWGT2UT, HSWM_w7 */
|
|
{0x0A26, 0x8c4e, 0x06}, /* HSWGT3UT, HSWM_w7 */
|
|
{0x0A2E, 0x8c4e, 0x04}, /* HSWGT3UT28W, HSWM_w7 */
|
|
{0x0A1E, 0x8c4e, 0x04}, /* HSWGT2UX, HSWM_w7 */
|
|
{0x0A0E, 0x8c4e, 0x04}, /* HSWGT1ULX, HSWM_w7 */
|
|
/* HSW CRW */
|
|
{0x0D26, 0x8c4e, 0x04}, /* HSWGT3CW, HSWM_w7 */
|
|
{0x0D22, 0x8c4e, 0x04}, /* HSWGT3CWDT, HSWD_w7 */
|
|
/* HSW Server */
|
|
{0x041A, 0x8c4e, 0x04}, /* HSWSVGT2, HSWD_w7 */
|
|
/* HSW SRVR */
|
|
{0x040A, 0x8c4e, 0x04}, /* HSWSVGT1, HSWD_w7 */
|
|
/* BSW */
|
|
{0x1606, 0x9cc3, 0x03}, /* BDWULTGT1, BDWM_w7 */
|
|
{0x1616, 0x9cc3, 0x03}, /* BDWULTGT2, BDWM_w7 */
|
|
{0x1626, 0x9cc3, 0x03}, /* BDWULTGT3, BDWM_w7 */
|
|
{0x160E, 0x9cc3, 0x03}, /* BDWULXGT1, BDWM_w7 */
|
|
{0x161E, 0x9cc3, 0x03}, /* BDWULXGT2, BDWM_w7 */
|
|
{0x1602, 0x9cc3, 0x03}, /* BDWHALOGT1, BDWM_w7 */
|
|
{0x1612, 0x9cc3, 0x03}, /* BDWHALOGT2, BDWM_w7 */
|
|
{0x1622, 0x9cc3, 0x03}, /* BDWHALOGT3, BDWM_w7 */
|
|
{0x162B, 0x9cc3, 0x03}, /* BDWHALO28W, BDWM_w7 */
|
|
{0x162A, 0x9cc3, 0x03}, /* BDWGT3WRKS, BDWM_w7 */
|
|
{0x162D, 0x9cc3, 0x03}, /* BDWGT3SRVR, BDWM_w7 */
|
|
};
|
|
|
|
static void isa_bridge_class_init(ObjectClass *klass, void *data)
|
|
{
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
dc->desc = "ISA bridge faked to support IGD PT";
|
|
set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
|
|
k->vendor_id = PCI_VENDOR_ID_INTEL;
|
|
k->class_id = PCI_CLASS_BRIDGE_ISA;
|
|
};
|
|
|
|
static TypeInfo isa_bridge_info = {
|
|
.name = "igd-passthrough-isa-bridge",
|
|
.parent = TYPE_PCI_DEVICE,
|
|
.instance_size = sizeof(PCIDevice),
|
|
.class_init = isa_bridge_class_init,
|
|
.interfaces = (InterfaceInfo[]) {
|
|
{ INTERFACE_CONVENTIONAL_PCI_DEVICE },
|
|
{ },
|
|
},
|
|
};
|
|
|
|
static void pt_graphics_register_types(void)
|
|
{
|
|
type_register_static(&isa_bridge_info);
|
|
}
|
|
type_init(pt_graphics_register_types)
|
|
|
|
void igd_passthrough_isa_bridge_create(PCIBus *bus, uint16_t gpu_dev_id)
|
|
{
|
|
struct PCIDevice *bridge_dev;
|
|
int i, num;
|
|
uint16_t pch_dev_id = 0xffff;
|
|
uint8_t pch_rev_id = 0;
|
|
|
|
num = ARRAY_SIZE(igd_combo_id_infos);
|
|
for (i = 0; i < num; i++) {
|
|
if (gpu_dev_id == igd_combo_id_infos[i].gpu_device_id) {
|
|
pch_dev_id = igd_combo_id_infos[i].pch_device_id;
|
|
pch_rev_id = igd_combo_id_infos[i].pch_revision_id;
|
|
}
|
|
}
|
|
|
|
if (pch_dev_id == 0xffff) {
|
|
return;
|
|
}
|
|
|
|
/* Currently IGD drivers always need to access PCH by 1f.0. */
|
|
bridge_dev = pci_create_simple(bus, PCI_DEVFN(0x1f, 0),
|
|
"igd-passthrough-isa-bridge");
|
|
|
|
/*
|
|
* Note that vendor id is always PCI_VENDOR_ID_INTEL.
|
|
*/
|
|
if (!bridge_dev) {
|
|
fprintf(stderr, "set igd-passthrough-isa-bridge failed!\n");
|
|
return;
|
|
}
|
|
pci_config_set_device_id(bridge_dev->config, pch_dev_id);
|
|
pci_config_set_revision(bridge_dev->config, pch_rev_id);
|
|
}
|
|
|
|
static void isapc_machine_options(MachineClass *m)
|
|
{
|
|
PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
|
|
m->desc = "ISA-only PC";
|
|
m->max_cpus = 1;
|
|
m->option_rom_has_mr = true;
|
|
m->rom_file_has_mr = false;
|
|
pcmc->pci_enabled = false;
|
|
pcmc->has_acpi_build = false;
|
|
pcmc->smbios_defaults = false;
|
|
pcmc->gigabyte_align = false;
|
|
pcmc->smbios_legacy_mode = true;
|
|
pcmc->has_reserved_memory = false;
|
|
pcmc->default_nic_model = "ne2k_isa";
|
|
m->default_cpu_type = X86_CPU_TYPE_NAME("486");
|
|
}
|
|
|
|
DEFINE_PC_MACHINE(isapc, "isapc", pc_init_isa,
|
|
isapc_machine_options);
|
|
|
|
|
|
#ifdef CONFIG_XEN
|
|
static void xenfv_4_2_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_4_2_machine_options(m);
|
|
m->desc = "Xen Fully-virtualized PC";
|
|
m->max_cpus = HVM_MAX_VCPUS;
|
|
m->default_machine_opts = "accel=xen,suppress-vmdesc=on";
|
|
}
|
|
|
|
DEFINE_PC_MACHINE(xenfv_4_2, "xenfv-4.2", pc_xen_hvm_init,
|
|
xenfv_4_2_machine_options);
|
|
|
|
static void xenfv_3_1_machine_options(MachineClass *m)
|
|
{
|
|
pc_i440fx_3_1_machine_options(m);
|
|
m->desc = "Xen Fully-virtualized PC";
|
|
m->alias = "xenfv";
|
|
m->max_cpus = HVM_MAX_VCPUS;
|
|
m->default_machine_opts = "accel=xen,suppress-vmdesc=on";
|
|
}
|
|
|
|
DEFINE_PC_MACHINE(xenfv, "xenfv-3.1", pc_xen_hvm_init,
|
|
xenfv_3_1_machine_options);
|
|
#endif
|