2009-01-22 09:55:59 +00:00
|
|
|
/*
|
|
|
|
* SuperH Timer Support - CMT
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 Magnus Damm
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/err.h>
|
2011-07-13 07:59:48 +00:00
|
|
|
#include <linux/delay.h>
|
2009-01-22 09:55:59 +00:00
|
|
|
#include <linux/clocksource.h>
|
|
|
|
#include <linux/clockchips.h>
|
2009-05-03 08:57:17 +00:00
|
|
|
#include <linux/sh_timer.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 08:04:11 +00:00
|
|
|
#include <linux/slab.h>
|
2011-07-03 17:36:22 +00:00
|
|
|
#include <linux/module.h>
|
2012-03-13 21:40:06 +00:00
|
|
|
#include <linux/pm_domain.h>
|
2012-08-05 23:48:57 +00:00
|
|
|
#include <linux/pm_runtime.h>
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
struct sh_cmt_device;
|
2014-01-27 14:29:19 +00:00
|
|
|
|
2014-02-11 22:46:48 +00:00
|
|
|
/*
|
|
|
|
* The CMT comes in 5 different identified flavours, depending not only on the
|
|
|
|
* SoC but also on the particular instance. The following table lists the main
|
|
|
|
* characteristics of those flavours.
|
|
|
|
*
|
|
|
|
* 16B 32B 32B-F 48B 48B-2
|
|
|
|
* -----------------------------------------------------------------------------
|
|
|
|
* Channels 2 1/4 1 6 2/8
|
|
|
|
* Control Width 16 16 16 16 32
|
|
|
|
* Counter Width 16 32 32 32/48 32/48
|
|
|
|
* Shared Start/Stop Y Y Y Y N
|
|
|
|
*
|
|
|
|
* The 48-bit gen2 version has a per-channel start/stop register located in the
|
|
|
|
* channel registers block. All other versions have a shared start/stop register
|
|
|
|
* located in the global space.
|
|
|
|
*
|
|
|
|
* Note that CMT0 on r8a73a4, r8a7790 and r8a7791, while implementing 32-bit
|
|
|
|
* channels only, is a 48-bit gen2 CMT with the 48-bit channels unavailable.
|
|
|
|
*/
|
|
|
|
|
|
|
|
enum sh_cmt_model {
|
|
|
|
SH_CMT_16BIT,
|
|
|
|
SH_CMT_32BIT,
|
|
|
|
SH_CMT_32BIT_FAST,
|
|
|
|
SH_CMT_48BIT,
|
|
|
|
SH_CMT_48BIT_GEN2,
|
|
|
|
};
|
|
|
|
|
|
|
|
struct sh_cmt_info {
|
|
|
|
enum sh_cmt_model model;
|
|
|
|
|
|
|
|
unsigned long width; /* 16 or 32 bit version of hardware block */
|
|
|
|
unsigned long overflow_bit;
|
|
|
|
unsigned long clear_bits;
|
|
|
|
|
|
|
|
/* callbacks for CMSTR and CMCSR access */
|
|
|
|
unsigned long (*read_control)(void __iomem *base, unsigned long offs);
|
|
|
|
void (*write_control)(void __iomem *base, unsigned long offs,
|
|
|
|
unsigned long value);
|
|
|
|
|
|
|
|
/* callbacks for CMCNT and CMCOR access */
|
|
|
|
unsigned long (*read_count)(void __iomem *base, unsigned long offs);
|
|
|
|
void (*write_count)(void __iomem *base, unsigned long offs,
|
|
|
|
unsigned long value);
|
|
|
|
};
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel {
|
2014-01-27 21:04:17 +00:00
|
|
|
struct sh_cmt_device *cmt;
|
2014-01-27 21:04:17 +00:00
|
|
|
unsigned int index;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
void __iomem *base;
|
|
|
|
|
2009-01-22 09:55:59 +00:00
|
|
|
unsigned long flags;
|
|
|
|
unsigned long match_value;
|
|
|
|
unsigned long next_match_value;
|
|
|
|
unsigned long max_match_value;
|
|
|
|
unsigned long rate;
|
2012-05-25 04:36:43 +00:00
|
|
|
raw_spinlock_t lock;
|
2009-01-22 09:55:59 +00:00
|
|
|
struct clock_event_device ced;
|
2009-04-17 05:26:31 +00:00
|
|
|
struct clocksource cs;
|
2009-01-22 09:55:59 +00:00
|
|
|
unsigned long total_cycles;
|
2012-08-05 23:48:57 +00:00
|
|
|
bool cs_enabled;
|
2014-01-27 14:29:19 +00:00
|
|
|
};
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
struct sh_cmt_device {
|
2014-01-27 14:29:19 +00:00
|
|
|
struct platform_device *pdev;
|
|
|
|
|
2014-02-11 22:46:48 +00:00
|
|
|
const struct sh_cmt_info *info;
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
void __iomem *mapbase_ch;
|
2014-01-27 14:29:19 +00:00
|
|
|
void __iomem *mapbase;
|
|
|
|
struct clk *clk;
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
struct sh_cmt_channel *channels;
|
|
|
|
unsigned int num_channels;
|
2009-01-22 09:55:59 +00:00
|
|
|
};
|
|
|
|
|
2014-01-28 23:33:08 +00:00
|
|
|
#define SH_CMT16_CMCSR_CMF (1 << 7)
|
|
|
|
#define SH_CMT16_CMCSR_CMIE (1 << 6)
|
|
|
|
#define SH_CMT16_CMCSR_CKS8 (0 << 0)
|
|
|
|
#define SH_CMT16_CMCSR_CKS32 (1 << 0)
|
|
|
|
#define SH_CMT16_CMCSR_CKS128 (2 << 0)
|
|
|
|
#define SH_CMT16_CMCSR_CKS512 (3 << 0)
|
|
|
|
#define SH_CMT16_CMCSR_CKS_MASK (3 << 0)
|
|
|
|
|
|
|
|
#define SH_CMT32_CMCSR_CMF (1 << 15)
|
|
|
|
#define SH_CMT32_CMCSR_OVF (1 << 14)
|
|
|
|
#define SH_CMT32_CMCSR_WRFLG (1 << 13)
|
|
|
|
#define SH_CMT32_CMCSR_STTF (1 << 12)
|
|
|
|
#define SH_CMT32_CMCSR_STPF (1 << 11)
|
|
|
|
#define SH_CMT32_CMCSR_SSIE (1 << 10)
|
|
|
|
#define SH_CMT32_CMCSR_CMS (1 << 9)
|
|
|
|
#define SH_CMT32_CMCSR_CMM (1 << 8)
|
|
|
|
#define SH_CMT32_CMCSR_CMTOUT_IE (1 << 7)
|
|
|
|
#define SH_CMT32_CMCSR_CMR_NONE (0 << 4)
|
|
|
|
#define SH_CMT32_CMCSR_CMR_DMA (1 << 4)
|
|
|
|
#define SH_CMT32_CMCSR_CMR_IRQ (2 << 4)
|
|
|
|
#define SH_CMT32_CMCSR_CMR_MASK (3 << 4)
|
|
|
|
#define SH_CMT32_CMCSR_DBGIVD (1 << 3)
|
|
|
|
#define SH_CMT32_CMCSR_CKS_RCLK8 (4 << 0)
|
|
|
|
#define SH_CMT32_CMCSR_CKS_RCLK32 (5 << 0)
|
|
|
|
#define SH_CMT32_CMCSR_CKS_RCLK128 (6 << 0)
|
|
|
|
#define SH_CMT32_CMCSR_CKS_RCLK1 (7 << 0)
|
|
|
|
#define SH_CMT32_CMCSR_CKS_MASK (7 << 0)
|
|
|
|
|
2012-12-14 05:54:19 +00:00
|
|
|
static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs)
|
2012-12-14 05:54:10 +00:00
|
|
|
{
|
|
|
|
return ioread16(base + (offs << 1));
|
|
|
|
}
|
|
|
|
|
2012-12-14 05:54:19 +00:00
|
|
|
static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs)
|
|
|
|
{
|
|
|
|
return ioread32(base + (offs << 2));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_cmt_write16(void __iomem *base, unsigned long offs,
|
|
|
|
unsigned long value)
|
2012-12-14 05:54:10 +00:00
|
|
|
{
|
|
|
|
iowrite16(value, base + (offs << 1));
|
|
|
|
}
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2012-12-14 05:54:19 +00:00
|
|
|
static void sh_cmt_write32(void __iomem *base, unsigned long offs,
|
|
|
|
unsigned long value)
|
|
|
|
{
|
|
|
|
iowrite32(value, base + (offs << 2));
|
|
|
|
}
|
|
|
|
|
2014-02-11 22:46:48 +00:00
|
|
|
static const struct sh_cmt_info sh_cmt_info[] = {
|
|
|
|
[SH_CMT_16BIT] = {
|
|
|
|
.model = SH_CMT_16BIT,
|
|
|
|
.width = 16,
|
2014-01-28 23:33:08 +00:00
|
|
|
.overflow_bit = SH_CMT16_CMCSR_CMF,
|
|
|
|
.clear_bits = ~SH_CMT16_CMCSR_CMF,
|
2014-02-11 22:46:48 +00:00
|
|
|
.read_control = sh_cmt_read16,
|
|
|
|
.write_control = sh_cmt_write16,
|
|
|
|
.read_count = sh_cmt_read16,
|
|
|
|
.write_count = sh_cmt_write16,
|
|
|
|
},
|
|
|
|
[SH_CMT_32BIT] = {
|
|
|
|
.model = SH_CMT_32BIT,
|
|
|
|
.width = 32,
|
2014-01-28 23:33:08 +00:00
|
|
|
.overflow_bit = SH_CMT32_CMCSR_CMF,
|
|
|
|
.clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
|
2014-02-11 22:46:48 +00:00
|
|
|
.read_control = sh_cmt_read16,
|
|
|
|
.write_control = sh_cmt_write16,
|
|
|
|
.read_count = sh_cmt_read32,
|
|
|
|
.write_count = sh_cmt_write32,
|
|
|
|
},
|
|
|
|
[SH_CMT_32BIT_FAST] = {
|
|
|
|
.model = SH_CMT_32BIT_FAST,
|
|
|
|
.width = 32,
|
2014-01-28 23:33:08 +00:00
|
|
|
.overflow_bit = SH_CMT32_CMCSR_CMF,
|
|
|
|
.clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
|
2014-02-11 22:46:48 +00:00
|
|
|
.read_control = sh_cmt_read16,
|
|
|
|
.write_control = sh_cmt_write16,
|
|
|
|
.read_count = sh_cmt_read32,
|
|
|
|
.write_count = sh_cmt_write32,
|
|
|
|
},
|
|
|
|
[SH_CMT_48BIT] = {
|
|
|
|
.model = SH_CMT_48BIT,
|
|
|
|
.width = 32,
|
2014-01-28 23:33:08 +00:00
|
|
|
.overflow_bit = SH_CMT32_CMCSR_CMF,
|
|
|
|
.clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
|
2014-02-11 22:46:48 +00:00
|
|
|
.read_control = sh_cmt_read32,
|
|
|
|
.write_control = sh_cmt_write32,
|
|
|
|
.read_count = sh_cmt_read32,
|
|
|
|
.write_count = sh_cmt_write32,
|
|
|
|
},
|
|
|
|
[SH_CMT_48BIT_GEN2] = {
|
|
|
|
.model = SH_CMT_48BIT_GEN2,
|
|
|
|
.width = 32,
|
2014-01-28 23:33:08 +00:00
|
|
|
.overflow_bit = SH_CMT32_CMCSR_CMF,
|
|
|
|
.clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
|
2014-02-11 22:46:48 +00:00
|
|
|
.read_control = sh_cmt_read32,
|
|
|
|
.write_control = sh_cmt_write32,
|
|
|
|
.read_count = sh_cmt_read32,
|
|
|
|
.write_count = sh_cmt_write32,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2009-01-22 09:55:59 +00:00
|
|
|
#define CMCSR 0 /* channel register */
|
|
|
|
#define CMCNT 1 /* channel register */
|
|
|
|
#define CMCOR 2 /* channel register */
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_channel *ch)
|
2012-12-14 05:54:00 +00:00
|
|
|
{
|
2014-02-11 22:46:48 +00:00
|
|
|
return ch->cmt->info->read_control(ch->cmt->mapbase, 0);
|
2012-12-14 05:54:00 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_channel *ch)
|
2012-12-14 05:54:00 +00:00
|
|
|
{
|
2014-02-11 22:46:48 +00:00
|
|
|
return ch->cmt->info->read_control(ch->base, CMCSR);
|
2012-12-14 05:54:00 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_channel *ch)
|
2012-12-14 05:54:00 +00:00
|
|
|
{
|
2014-02-11 22:46:48 +00:00
|
|
|
return ch->cmt->info->read_count(ch->base, CMCNT);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static inline void sh_cmt_write_cmstr(struct sh_cmt_channel *ch,
|
2012-12-14 05:54:00 +00:00
|
|
|
unsigned long value)
|
|
|
|
{
|
2014-02-11 22:46:48 +00:00
|
|
|
ch->cmt->info->write_control(ch->cmt->mapbase, 0, value);
|
2012-12-14 05:54:00 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static inline void sh_cmt_write_cmcsr(struct sh_cmt_channel *ch,
|
2012-12-14 05:54:00 +00:00
|
|
|
unsigned long value)
|
|
|
|
{
|
2014-02-11 22:46:48 +00:00
|
|
|
ch->cmt->info->write_control(ch->base, CMCSR, value);
|
2012-12-14 05:54:00 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static inline void sh_cmt_write_cmcnt(struct sh_cmt_channel *ch,
|
2012-12-14 05:54:00 +00:00
|
|
|
unsigned long value)
|
|
|
|
{
|
2014-02-11 22:46:48 +00:00
|
|
|
ch->cmt->info->write_count(ch->base, CMCNT, value);
|
2012-12-14 05:54:00 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static inline void sh_cmt_write_cmcor(struct sh_cmt_channel *ch,
|
2012-12-14 05:54:00 +00:00
|
|
|
unsigned long value)
|
|
|
|
{
|
2014-02-11 22:46:48 +00:00
|
|
|
ch->cmt->info->write_count(ch->base, CMCOR, value);
|
2012-12-14 05:54:00 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static unsigned long sh_cmt_get_counter(struct sh_cmt_channel *ch,
|
2009-01-22 09:55:59 +00:00
|
|
|
int *has_wrapped)
|
|
|
|
{
|
|
|
|
unsigned long v1, v2, v3;
|
2009-04-28 08:17:54 +00:00
|
|
|
int o1, o2;
|
|
|
|
|
2014-02-11 22:46:48 +00:00
|
|
|
o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* Make sure the timer value is stable. Stolen from acpi_pm.c */
|
|
|
|
do {
|
2009-04-28 08:17:54 +00:00
|
|
|
o2 = o1;
|
2014-01-27 14:29:19 +00:00
|
|
|
v1 = sh_cmt_read_cmcnt(ch);
|
|
|
|
v2 = sh_cmt_read_cmcnt(ch);
|
|
|
|
v3 = sh_cmt_read_cmcnt(ch);
|
2014-02-11 22:46:48 +00:00
|
|
|
o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
|
2009-04-28 08:17:54 +00:00
|
|
|
} while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
|
|
|
|
|| (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2009-04-28 08:17:54 +00:00
|
|
|
*has_wrapped = o1;
|
2009-01-22 09:55:59 +00:00
|
|
|
return v2;
|
|
|
|
}
|
|
|
|
|
2012-12-14 05:54:10 +00:00
|
|
|
static DEFINE_RAW_SPINLOCK(sh_cmt_lock);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void sh_cmt_start_stop_ch(struct sh_cmt_channel *ch, int start)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_timer_config *cfg = ch->cmt->pdev->dev.platform_data;
|
2009-01-22 09:55:59 +00:00
|
|
|
unsigned long flags, value;
|
|
|
|
|
|
|
|
/* start stop register shared by multiple timer channels */
|
2012-05-25 04:36:43 +00:00
|
|
|
raw_spin_lock_irqsave(&sh_cmt_lock, flags);
|
2014-01-27 14:29:19 +00:00
|
|
|
value = sh_cmt_read_cmstr(ch);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
if (start)
|
|
|
|
value |= 1 << cfg->timer_bit;
|
|
|
|
else
|
|
|
|
value &= ~(1 << cfg->timer_bit);
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_write_cmstr(ch, value);
|
2012-05-25 04:36:43 +00:00
|
|
|
raw_spin_unlock_irqrestore(&sh_cmt_lock, flags);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static int sh_cmt_enable(struct sh_cmt_channel *ch, unsigned long *rate)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2011-07-13 07:59:48 +00:00
|
|
|
int k, ret;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
pm_runtime_get_sync(&ch->cmt->pdev->dev);
|
|
|
|
dev_pm_syscore_device(&ch->cmt->pdev->dev, true);
|
2012-08-05 23:48:57 +00:00
|
|
|
|
2011-05-31 06:26:42 +00:00
|
|
|
/* enable clock */
|
2014-01-27 14:29:19 +00:00
|
|
|
ret = clk_enable(ch->cmt->clk);
|
2009-01-22 09:55:59 +00:00
|
|
|
if (ret) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&ch->cmt->pdev->dev, "ch%u: cannot enable clock\n",
|
|
|
|
ch->index);
|
2011-07-13 07:59:48 +00:00
|
|
|
goto err0;
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* make sure channel is disabled */
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_start_stop_ch(ch, 0);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* configure channel, periodic mode and maximum timeout */
|
2014-02-11 22:46:48 +00:00
|
|
|
if (ch->cmt->info->width == 16) {
|
2014-01-27 14:29:19 +00:00
|
|
|
*rate = clk_get_rate(ch->cmt->clk) / 512;
|
2014-01-28 23:33:08 +00:00
|
|
|
sh_cmt_write_cmcsr(ch, SH_CMT16_CMCSR_CMIE |
|
|
|
|
SH_CMT16_CMCSR_CKS512);
|
2009-04-29 14:50:37 +00:00
|
|
|
} else {
|
2014-01-27 14:29:19 +00:00
|
|
|
*rate = clk_get_rate(ch->cmt->clk) / 8;
|
2014-01-28 23:33:08 +00:00
|
|
|
sh_cmt_write_cmcsr(ch, SH_CMT32_CMCSR_CMM |
|
|
|
|
SH_CMT32_CMCSR_CMTOUT_IE |
|
|
|
|
SH_CMT32_CMCSR_CMR_IRQ |
|
|
|
|
SH_CMT32_CMCSR_CKS_RCLK8);
|
2009-04-29 14:50:37 +00:00
|
|
|
}
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_write_cmcor(ch, 0xffffffff);
|
|
|
|
sh_cmt_write_cmcnt(ch, 0);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2011-07-13 07:59:48 +00:00
|
|
|
/*
|
|
|
|
* According to the sh73a0 user's manual, as CMCNT can be operated
|
|
|
|
* only by the RCLK (Pseudo 32 KHz), there's one restriction on
|
|
|
|
* modifying CMCNT register; two RCLK cycles are necessary before
|
|
|
|
* this register is either read or any modification of the value
|
|
|
|
* it holds is reflected in the LSI's actual operation.
|
|
|
|
*
|
|
|
|
* While at it, we're supposed to clear out the CMCNT as of this
|
|
|
|
* moment, so make sure it's processed properly here. This will
|
|
|
|
* take RCLKx2 at maximum.
|
|
|
|
*/
|
|
|
|
for (k = 0; k < 100; k++) {
|
2014-01-27 14:29:19 +00:00
|
|
|
if (!sh_cmt_read_cmcnt(ch))
|
2011-07-13 07:59:48 +00:00
|
|
|
break;
|
|
|
|
udelay(1);
|
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
if (sh_cmt_read_cmcnt(ch)) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&ch->cmt->pdev->dev, "ch%u: cannot clear CMCNT\n",
|
|
|
|
ch->index);
|
2011-07-13 07:59:48 +00:00
|
|
|
ret = -ETIMEDOUT;
|
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
|
2009-01-22 09:55:59 +00:00
|
|
|
/* enable channel */
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_start_stop_ch(ch, 1);
|
2009-01-22 09:55:59 +00:00
|
|
|
return 0;
|
2011-07-13 07:59:48 +00:00
|
|
|
err1:
|
|
|
|
/* stop clock */
|
2014-01-27 14:29:19 +00:00
|
|
|
clk_disable(ch->cmt->clk);
|
2011-07-13 07:59:48 +00:00
|
|
|
|
|
|
|
err0:
|
|
|
|
return ret;
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void sh_cmt_disable(struct sh_cmt_channel *ch)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
|
|
|
/* disable channel */
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_start_stop_ch(ch, 0);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2009-06-17 05:04:04 +00:00
|
|
|
/* disable interrupts in CMT block */
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_write_cmcsr(ch, 0);
|
2009-06-17 05:04:04 +00:00
|
|
|
|
2011-05-31 06:26:42 +00:00
|
|
|
/* stop clock */
|
2014-01-27 14:29:19 +00:00
|
|
|
clk_disable(ch->cmt->clk);
|
2012-08-05 23:48:57 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
dev_pm_syscore_device(&ch->cmt->pdev->dev, false);
|
|
|
|
pm_runtime_put(&ch->cmt->pdev->dev);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* private flags */
|
|
|
|
#define FLAG_CLOCKEVENT (1 << 0)
|
|
|
|
#define FLAG_CLOCKSOURCE (1 << 1)
|
|
|
|
#define FLAG_REPROGRAM (1 << 2)
|
|
|
|
#define FLAG_SKIPEVENT (1 << 3)
|
|
|
|
#define FLAG_IRQCONTEXT (1 << 4)
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void sh_cmt_clock_event_program_verify(struct sh_cmt_channel *ch,
|
2009-01-22 09:55:59 +00:00
|
|
|
int absolute)
|
|
|
|
{
|
|
|
|
unsigned long new_match;
|
2014-01-27 14:29:19 +00:00
|
|
|
unsigned long value = ch->next_match_value;
|
2009-01-22 09:55:59 +00:00
|
|
|
unsigned long delay = 0;
|
|
|
|
unsigned long now = 0;
|
|
|
|
int has_wrapped;
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
now = sh_cmt_get_counter(ch, &has_wrapped);
|
|
|
|
ch->flags |= FLAG_REPROGRAM; /* force reprogram */
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
if (has_wrapped) {
|
|
|
|
/* we're competing with the interrupt handler.
|
|
|
|
* -> let the interrupt handler reprogram the timer.
|
|
|
|
* -> interrupt number two handles the event.
|
|
|
|
*/
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->flags |= FLAG_SKIPEVENT;
|
2009-01-22 09:55:59 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (absolute)
|
|
|
|
now = 0;
|
|
|
|
|
|
|
|
do {
|
|
|
|
/* reprogram the timer hardware,
|
|
|
|
* but don't save the new match value yet.
|
|
|
|
*/
|
|
|
|
new_match = now + value + delay;
|
2014-01-27 14:29:19 +00:00
|
|
|
if (new_match > ch->max_match_value)
|
|
|
|
new_match = ch->max_match_value;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_write_cmcor(ch, new_match);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
now = sh_cmt_get_counter(ch, &has_wrapped);
|
|
|
|
if (has_wrapped && (new_match > ch->match_value)) {
|
2009-01-22 09:55:59 +00:00
|
|
|
/* we are changing to a greater match value,
|
|
|
|
* so this wrap must be caused by the counter
|
|
|
|
* matching the old value.
|
|
|
|
* -> first interrupt reprograms the timer.
|
|
|
|
* -> interrupt number two handles the event.
|
|
|
|
*/
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->flags |= FLAG_SKIPEVENT;
|
2009-01-22 09:55:59 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (has_wrapped) {
|
|
|
|
/* we are changing to a smaller match value,
|
|
|
|
* so the wrap must be caused by the counter
|
|
|
|
* matching the new value.
|
|
|
|
* -> save programmed match value.
|
|
|
|
* -> let isr handle the event.
|
|
|
|
*/
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->match_value = new_match;
|
2009-01-22 09:55:59 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* be safe: verify hardware settings */
|
|
|
|
if (now < new_match) {
|
|
|
|
/* timer value is below match value, all good.
|
|
|
|
* this makes sure we won't miss any match events.
|
|
|
|
* -> save programmed match value.
|
|
|
|
* -> let isr handle the event.
|
|
|
|
*/
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->match_value = new_match;
|
2009-01-22 09:55:59 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* the counter has reached a value greater
|
|
|
|
* than our new match value. and since the
|
|
|
|
* has_wrapped flag isn't set we must have
|
|
|
|
* programmed a too close event.
|
|
|
|
* -> increase delay and retry.
|
|
|
|
*/
|
|
|
|
if (delay)
|
|
|
|
delay <<= 1;
|
|
|
|
else
|
|
|
|
delay = 1;
|
|
|
|
|
|
|
|
if (!delay)
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_warn(&ch->cmt->pdev->dev, "ch%u: too long delay\n",
|
|
|
|
ch->index);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
} while (delay);
|
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void __sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
if (delta > ch->max_match_value)
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_warn(&ch->cmt->pdev->dev, "ch%u: delta out of range\n",
|
|
|
|
ch->index);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->next_match_value = delta;
|
|
|
|
sh_cmt_clock_event_program_verify(ch, 0);
|
2010-12-17 07:25:09 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
|
2010-12-17 07:25:09 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
raw_spin_lock_irqsave(&ch->lock, flags);
|
|
|
|
__sh_cmt_set_next(ch, delta);
|
|
|
|
raw_spin_unlock_irqrestore(&ch->lock, flags);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = dev_id;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* clear flags */
|
2014-02-11 22:46:48 +00:00
|
|
|
sh_cmt_write_cmcsr(ch, sh_cmt_read_cmcsr(ch) &
|
|
|
|
ch->cmt->info->clear_bits);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* update clock source counter to begin with if enabled
|
|
|
|
* the wrap flag should be cleared by the timer specific
|
|
|
|
* isr before we end up here.
|
|
|
|
*/
|
2014-01-27 14:29:19 +00:00
|
|
|
if (ch->flags & FLAG_CLOCKSOURCE)
|
|
|
|
ch->total_cycles += ch->match_value + 1;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
if (!(ch->flags & FLAG_REPROGRAM))
|
|
|
|
ch->next_match_value = ch->max_match_value;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->flags |= FLAG_IRQCONTEXT;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
if (ch->flags & FLAG_CLOCKEVENT) {
|
|
|
|
if (!(ch->flags & FLAG_SKIPEVENT)) {
|
|
|
|
if (ch->ced.mode == CLOCK_EVT_MODE_ONESHOT) {
|
|
|
|
ch->next_match_value = ch->max_match_value;
|
|
|
|
ch->flags |= FLAG_REPROGRAM;
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->ced.event_handler(&ch->ced);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->flags &= ~FLAG_SKIPEVENT;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
if (ch->flags & FLAG_REPROGRAM) {
|
|
|
|
ch->flags &= ~FLAG_REPROGRAM;
|
|
|
|
sh_cmt_clock_event_program_verify(ch, 1);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
if (ch->flags & FLAG_CLOCKEVENT)
|
|
|
|
if ((ch->ced.mode == CLOCK_EVT_MODE_SHUTDOWN)
|
|
|
|
|| (ch->match_value == ch->next_match_value))
|
|
|
|
ch->flags &= ~FLAG_REPROGRAM;
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->flags &= ~FLAG_IRQCONTEXT;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static int sh_cmt_start(struct sh_cmt_channel *ch, unsigned long flag)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
unsigned long flags;
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
raw_spin_lock_irqsave(&ch->lock, flags);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
if (!(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
|
|
|
|
ret = sh_cmt_enable(ch, &ch->rate);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
if (ret)
|
|
|
|
goto out;
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->flags |= flag;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* setup timeout if no clockevent */
|
2014-01-27 14:29:19 +00:00
|
|
|
if ((flag == FLAG_CLOCKSOURCE) && (!(ch->flags & FLAG_CLOCKEVENT)))
|
|
|
|
__sh_cmt_set_next(ch, ch->max_match_value);
|
2009-01-22 09:55:59 +00:00
|
|
|
out:
|
2014-01-27 14:29:19 +00:00
|
|
|
raw_spin_unlock_irqrestore(&ch->lock, flags);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void sh_cmt_stop(struct sh_cmt_channel *ch, unsigned long flag)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned long f;
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
raw_spin_lock_irqsave(&ch->lock, flags);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
f = ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE);
|
|
|
|
ch->flags &= ~flag;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
if (f && !(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
|
|
|
|
sh_cmt_disable(ch);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* adjust the timeout to maximum if only clocksource left */
|
2014-01-27 14:29:19 +00:00
|
|
|
if ((flag == FLAG_CLOCKEVENT) && (ch->flags & FLAG_CLOCKSOURCE))
|
|
|
|
__sh_cmt_set_next(ch, ch->max_match_value);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
raw_spin_unlock_irqrestore(&ch->lock, flags);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static struct sh_cmt_channel *cs_to_sh_cmt(struct clocksource *cs)
|
2009-04-17 05:26:31 +00:00
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
return container_of(cs, struct sh_cmt_channel, cs);
|
2009-04-17 05:26:31 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static cycle_t sh_cmt_clocksource_read(struct clocksource *cs)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
|
2009-04-17 05:26:31 +00:00
|
|
|
unsigned long flags, raw;
|
|
|
|
unsigned long value;
|
|
|
|
int has_wrapped;
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
raw_spin_lock_irqsave(&ch->lock, flags);
|
|
|
|
value = ch->total_cycles;
|
|
|
|
raw = sh_cmt_get_counter(ch, &has_wrapped);
|
2009-04-17 05:26:31 +00:00
|
|
|
|
|
|
|
if (unlikely(has_wrapped))
|
2014-01-27 14:29:19 +00:00
|
|
|
raw += ch->match_value + 1;
|
|
|
|
raw_spin_unlock_irqrestore(&ch->lock, flags);
|
2009-04-17 05:26:31 +00:00
|
|
|
|
|
|
|
return value + raw;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sh_cmt_clocksource_enable(struct clocksource *cs)
|
|
|
|
{
|
2011-04-25 13:32:11 +00:00
|
|
|
int ret;
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
|
2009-04-17 05:26:31 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
WARN_ON(ch->cs_enabled);
|
2012-08-05 23:48:57 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
ch->total_cycles = 0;
|
2009-04-17 05:26:31 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
ret = sh_cmt_start(ch, FLAG_CLOCKSOURCE);
|
2012-08-05 23:48:57 +00:00
|
|
|
if (!ret) {
|
2014-01-27 14:29:19 +00:00
|
|
|
__clocksource_updatefreq_hz(cs, ch->rate);
|
|
|
|
ch->cs_enabled = true;
|
2012-08-05 23:48:57 +00:00
|
|
|
}
|
2011-04-25 13:32:11 +00:00
|
|
|
return ret;
|
2009-04-17 05:26:31 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_cmt_clocksource_disable(struct clocksource *cs)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
|
2012-08-05 23:48:57 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
WARN_ON(!ch->cs_enabled);
|
2012-08-05 23:48:57 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
|
|
|
|
ch->cs_enabled = false;
|
2009-04-17 05:26:31 +00:00
|
|
|
}
|
|
|
|
|
2012-08-05 23:43:03 +00:00
|
|
|
static void sh_cmt_clocksource_suspend(struct clocksource *cs)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
|
2012-08-05 23:43:03 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
|
|
|
|
pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
|
2012-08-05 23:43:03 +00:00
|
|
|
}
|
|
|
|
|
2010-02-02 22:41:40 +00:00
|
|
|
static void sh_cmt_clocksource_resume(struct clocksource *cs)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
|
2012-08-05 23:43:03 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
|
|
|
|
sh_cmt_start(ch, FLAG_CLOCKSOURCE);
|
2010-02-02 22:41:40 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static int sh_cmt_register_clocksource(struct sh_cmt_channel *ch,
|
2014-02-19 16:00:31 +00:00
|
|
|
const char *name)
|
2009-04-17 05:26:31 +00:00
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct clocksource *cs = &ch->cs;
|
2009-04-17 05:26:31 +00:00
|
|
|
|
|
|
|
cs->name = name;
|
2014-02-19 16:00:31 +00:00
|
|
|
cs->rating = 125;
|
2009-04-17 05:26:31 +00:00
|
|
|
cs->read = sh_cmt_clocksource_read;
|
|
|
|
cs->enable = sh_cmt_clocksource_enable;
|
|
|
|
cs->disable = sh_cmt_clocksource_disable;
|
2012-08-05 23:43:03 +00:00
|
|
|
cs->suspend = sh_cmt_clocksource_suspend;
|
2010-02-02 22:41:40 +00:00
|
|
|
cs->resume = sh_cmt_clocksource_resume;
|
2009-04-17 05:26:31 +00:00
|
|
|
cs->mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8);
|
|
|
|
cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
|
2010-06-02 08:10:44 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_info(&ch->cmt->pdev->dev, "ch%u: used as clock source\n",
|
|
|
|
ch->index);
|
2010-06-02 08:10:44 +00:00
|
|
|
|
2011-04-25 13:32:11 +00:00
|
|
|
/* Register with dummy 1 Hz value, gets updated in ->enable() */
|
|
|
|
clocksource_register_hz(cs, 1);
|
2009-04-17 05:26:31 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static struct sh_cmt_channel *ced_to_sh_cmt(struct clock_event_device *ced)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
return container_of(ced, struct sh_cmt_channel, ced);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void sh_cmt_clock_event_start(struct sh_cmt_channel *ch, int periodic)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct clock_event_device *ced = &ch->ced;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_start(ch, FLAG_CLOCKEVENT);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* TODO: calculate good shift from rate and counter bit width */
|
|
|
|
|
|
|
|
ced->shift = 32;
|
2014-01-27 14:29:19 +00:00
|
|
|
ced->mult = div_sc(ch->rate, NSEC_PER_SEC, ced->shift);
|
|
|
|
ced->max_delta_ns = clockevent_delta2ns(ch->max_match_value, ced);
|
2009-01-22 09:55:59 +00:00
|
|
|
ced->min_delta_ns = clockevent_delta2ns(0x1f, ced);
|
|
|
|
|
|
|
|
if (periodic)
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_set_next(ch, ((ch->rate + HZ/2) / HZ) - 1);
|
2009-01-22 09:55:59 +00:00
|
|
|
else
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_set_next(ch, ch->max_match_value);
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_cmt_clock_event_mode(enum clock_event_mode mode,
|
|
|
|
struct clock_event_device *ced)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
/* deal with old setting first */
|
|
|
|
switch (ced->mode) {
|
|
|
|
case CLOCK_EVT_MODE_PERIODIC:
|
|
|
|
case CLOCK_EVT_MODE_ONESHOT:
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_stop(ch, FLAG_CLOCKEVENT);
|
2009-01-22 09:55:59 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (mode) {
|
|
|
|
case CLOCK_EVT_MODE_PERIODIC:
|
2014-01-27 14:29:19 +00:00
|
|
|
dev_info(&ch->cmt->pdev->dev,
|
2014-01-27 21:04:17 +00:00
|
|
|
"ch%u: used for periodic clock events\n", ch->index);
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_clock_event_start(ch, 1);
|
2009-01-22 09:55:59 +00:00
|
|
|
break;
|
|
|
|
case CLOCK_EVT_MODE_ONESHOT:
|
2014-01-27 14:29:19 +00:00
|
|
|
dev_info(&ch->cmt->pdev->dev,
|
2014-01-27 21:04:17 +00:00
|
|
|
"ch%u: used for oneshot clock events\n", ch->index);
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_clock_event_start(ch, 0);
|
2009-01-22 09:55:59 +00:00
|
|
|
break;
|
|
|
|
case CLOCK_EVT_MODE_SHUTDOWN:
|
|
|
|
case CLOCK_EVT_MODE_UNUSED:
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_stop(ch, FLAG_CLOCKEVENT);
|
2009-01-22 09:55:59 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sh_cmt_clock_event_next(unsigned long delta,
|
|
|
|
struct clock_event_device *ced)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
BUG_ON(ced->mode != CLOCK_EVT_MODE_ONESHOT);
|
2014-01-27 14:29:19 +00:00
|
|
|
if (likely(ch->flags & FLAG_IRQCONTEXT))
|
|
|
|
ch->next_match_value = delta - 1;
|
2009-01-22 09:55:59 +00:00
|
|
|
else
|
2014-01-27 14:29:19 +00:00
|
|
|
sh_cmt_set_next(ch, delta - 1);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-08-05 23:43:03 +00:00
|
|
|
static void sh_cmt_clock_event_suspend(struct clock_event_device *ced)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
|
2013-12-14 06:07:32 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
|
|
|
|
clk_unprepare(ch->cmt->clk);
|
2012-08-05 23:43:03 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_cmt_clock_event_resume(struct clock_event_device *ced)
|
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
|
2013-12-14 06:07:32 +00:00
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
clk_prepare(ch->cmt->clk);
|
|
|
|
pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
|
2012-08-05 23:43:03 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 14:29:19 +00:00
|
|
|
static void sh_cmt_register_clockevent(struct sh_cmt_channel *ch,
|
2014-02-19 16:00:31 +00:00
|
|
|
const char *name)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2014-01-27 14:29:19 +00:00
|
|
|
struct clock_event_device *ced = &ch->ced;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
ced->name = name;
|
|
|
|
ced->features = CLOCK_EVT_FEAT_PERIODIC;
|
|
|
|
ced->features |= CLOCK_EVT_FEAT_ONESHOT;
|
2014-02-19 16:00:31 +00:00
|
|
|
ced->rating = 125;
|
2014-02-19 15:19:44 +00:00
|
|
|
ced->cpumask = cpu_possible_mask;
|
2009-01-22 09:55:59 +00:00
|
|
|
ced->set_next_event = sh_cmt_clock_event_next;
|
|
|
|
ced->set_mode = sh_cmt_clock_event_mode;
|
2012-08-05 23:43:03 +00:00
|
|
|
ced->suspend = sh_cmt_clock_event_suspend;
|
|
|
|
ced->resume = sh_cmt_clock_event_resume;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_info(&ch->cmt->pdev->dev, "ch%u: used for clock events\n",
|
|
|
|
ch->index);
|
2009-01-22 09:55:59 +00:00
|
|
|
clockevents_register_device(ced);
|
|
|
|
}
|
|
|
|
|
2014-02-17 15:04:16 +00:00
|
|
|
static int sh_cmt_register(struct sh_cmt_channel *ch, const char *name,
|
2014-02-19 16:00:31 +00:00
|
|
|
bool clockevent, bool clocksource)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2014-02-19 16:00:31 +00:00
|
|
|
if (clockevent)
|
|
|
|
sh_cmt_register_clockevent(ch, name);
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-02-19 16:00:31 +00:00
|
|
|
if (clocksource)
|
|
|
|
sh_cmt_register_clocksource(ch, name);
|
2009-04-17 05:26:31 +00:00
|
|
|
|
2009-01-22 09:55:59 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
static int sh_cmt_setup_channel(struct sh_cmt_channel *ch, unsigned int index,
|
2014-01-27 21:04:17 +00:00
|
|
|
struct sh_cmt_device *cmt)
|
|
|
|
{
|
|
|
|
struct sh_timer_config *cfg = cmt->pdev->dev.platform_data;
|
|
|
|
int irq;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ch->cmt = cmt;
|
2014-01-27 21:04:17 +00:00
|
|
|
ch->base = cmt->mapbase_ch;
|
2014-01-27 21:04:17 +00:00
|
|
|
ch->index = index;
|
2014-01-27 21:04:17 +00:00
|
|
|
|
|
|
|
irq = platform_get_irq(cmt->pdev, 0);
|
|
|
|
if (irq < 0) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&cmt->pdev->dev, "ch%u: failed to get irq\n",
|
|
|
|
ch->index);
|
2014-01-27 21:04:17 +00:00
|
|
|
return irq;
|
|
|
|
}
|
|
|
|
|
2014-02-11 22:46:48 +00:00
|
|
|
if (cmt->info->width == (sizeof(ch->max_match_value) * 8))
|
2014-01-27 21:04:17 +00:00
|
|
|
ch->max_match_value = ~0;
|
|
|
|
else
|
2014-02-11 22:46:48 +00:00
|
|
|
ch->max_match_value = (1 << cmt->info->width) - 1;
|
2014-01-27 21:04:17 +00:00
|
|
|
|
|
|
|
ch->match_value = ch->max_match_value;
|
|
|
|
raw_spin_lock_init(&ch->lock);
|
|
|
|
|
2014-02-17 15:04:16 +00:00
|
|
|
ret = sh_cmt_register(ch, dev_name(&cmt->pdev->dev),
|
2014-02-19 16:00:31 +00:00
|
|
|
cfg->clockevent_rating != 0,
|
2014-02-19 16:00:31 +00:00
|
|
|
cfg->clocksource_rating != 0);
|
2014-01-27 21:04:17 +00:00
|
|
|
if (ret) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&cmt->pdev->dev, "ch%u: registration failed\n",
|
|
|
|
ch->index);
|
2014-01-27 21:04:17 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
ch->cs_enabled = false;
|
|
|
|
|
|
|
|
ret = request_irq(irq, sh_cmt_interrupt,
|
|
|
|
IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
|
|
|
|
dev_name(&cmt->pdev->dev), ch);
|
|
|
|
if (ret) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&cmt->pdev->dev, "ch%u: failed to request irq %d\n",
|
|
|
|
ch->index, irq);
|
2014-01-27 21:04:17 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
static int sh_cmt_setup(struct sh_cmt_device *cmt, struct platform_device *pdev)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2009-05-03 08:57:17 +00:00
|
|
|
struct sh_timer_config *cfg = pdev->dev.platform_data;
|
2013-06-17 06:40:52 +00:00
|
|
|
struct resource *res, *res2;
|
2014-01-27 21:04:17 +00:00
|
|
|
int ret;
|
2009-01-22 09:55:59 +00:00
|
|
|
ret = -ENXIO;
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
cmt->pdev = pdev;
|
2009-01-22 09:55:59 +00:00
|
|
|
|
|
|
|
if (!cfg) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&cmt->pdev->dev, "missing platform data\n");
|
2009-01-22 09:55:59 +00:00
|
|
|
goto err0;
|
|
|
|
}
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
res = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0);
|
2009-01-22 09:55:59 +00:00
|
|
|
if (!res) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&cmt->pdev->dev, "failed to get I/O memory\n");
|
2009-01-22 09:55:59 +00:00
|
|
|
goto err0;
|
|
|
|
}
|
|
|
|
|
2013-06-17 06:40:52 +00:00
|
|
|
/* optional resource for the shared timer start/stop register */
|
2014-01-27 21:04:17 +00:00
|
|
|
res2 = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 1);
|
2013-06-17 06:40:52 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
/* map memory, let mapbase_ch point to our channel */
|
|
|
|
cmt->mapbase_ch = ioremap_nocache(res->start, resource_size(res));
|
|
|
|
if (cmt->mapbase_ch == NULL) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n");
|
2009-01-22 09:55:59 +00:00
|
|
|
goto err0;
|
|
|
|
}
|
|
|
|
|
2013-06-17 06:40:52 +00:00
|
|
|
/* map second resource for CMSTR */
|
2014-01-27 21:04:17 +00:00
|
|
|
cmt->mapbase = ioremap_nocache(res2 ? res2->start :
|
|
|
|
res->start - cfg->channel_offset,
|
|
|
|
res2 ? resource_size(res2) : 2);
|
|
|
|
if (cmt->mapbase == NULL) {
|
2014-01-27 21:04:17 +00:00
|
|
|
dev_err(&cmt->pdev->dev, "failed to remap I/O second memory\n");
|
2013-06-17 06:40:52 +00:00
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
|
2009-01-22 09:55:59 +00:00
|
|
|
/* get hold of clock */
|
2014-01-27 21:04:17 +00:00
|
|
|
cmt->clk = clk_get(&cmt->pdev->dev, "cmt_fck");
|
|
|
|
if (IS_ERR(cmt->clk)) {
|
|
|
|
dev_err(&cmt->pdev->dev, "cannot get clock\n");
|
|
|
|
ret = PTR_ERR(cmt->clk);
|
2013-06-17 06:40:52 +00:00
|
|
|
goto err2;
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
ret = clk_prepare(cmt->clk);
|
2013-12-14 06:07:32 +00:00
|
|
|
if (ret < 0)
|
|
|
|
goto err3;
|
|
|
|
|
2014-02-11 22:46:48 +00:00
|
|
|
/* identify the model based on the resources */
|
|
|
|
if (resource_size(res) == 6)
|
|
|
|
cmt->info = &sh_cmt_info[SH_CMT_16BIT];
|
|
|
|
else if (res2 && (resource_size(res2) == 4))
|
|
|
|
cmt->info = &sh_cmt_info[SH_CMT_48BIT_GEN2];
|
|
|
|
else
|
|
|
|
cmt->info = &sh_cmt_info[SH_CMT_32BIT];
|
2009-01-22 09:55:59 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
cmt->channels = kzalloc(sizeof(*cmt->channels), GFP_KERNEL);
|
|
|
|
if (cmt->channels == NULL) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err4;
|
|
|
|
}
|
|
|
|
|
|
|
|
cmt->num_channels = 1;
|
|
|
|
|
|
|
|
ret = sh_cmt_setup_channel(&cmt->channels[0], cfg->timer_bit, cmt);
|
2014-01-27 21:04:17 +00:00
|
|
|
if (ret < 0)
|
2013-12-14 06:07:32 +00:00
|
|
|
goto err4;
|
2010-02-25 07:37:46 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
platform_set_drvdata(pdev, cmt);
|
2012-12-14 05:53:51 +00:00
|
|
|
|
2010-02-25 07:37:46 +00:00
|
|
|
return 0;
|
2013-12-14 06:07:32 +00:00
|
|
|
err4:
|
2014-01-27 21:04:17 +00:00
|
|
|
kfree(cmt->channels);
|
2014-01-27 21:04:17 +00:00
|
|
|
clk_unprepare(cmt->clk);
|
2013-06-17 06:40:52 +00:00
|
|
|
err3:
|
2014-01-27 21:04:17 +00:00
|
|
|
clk_put(cmt->clk);
|
2013-06-17 06:40:52 +00:00
|
|
|
err2:
|
2014-01-27 21:04:17 +00:00
|
|
|
iounmap(cmt->mapbase);
|
2014-01-27 21:04:17 +00:00
|
|
|
err1:
|
|
|
|
iounmap(cmt->mapbase_ch);
|
2010-02-25 07:37:46 +00:00
|
|
|
err0:
|
2009-01-22 09:55:59 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-12-21 23:11:38 +00:00
|
|
|
static int sh_cmt_probe(struct platform_device *pdev)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
2014-01-27 21:04:17 +00:00
|
|
|
struct sh_cmt_device *cmt = platform_get_drvdata(pdev);
|
2012-08-05 23:48:57 +00:00
|
|
|
struct sh_timer_config *cfg = pdev->dev.platform_data;
|
2009-01-22 09:55:59 +00:00
|
|
|
int ret;
|
|
|
|
|
2012-08-05 23:43:03 +00:00
|
|
|
if (!is_early_platform_device(pdev)) {
|
2012-08-05 23:48:57 +00:00
|
|
|
pm_runtime_set_active(&pdev->dev);
|
|
|
|
pm_runtime_enable(&pdev->dev);
|
2012-08-05 23:43:03 +00:00
|
|
|
}
|
2012-03-13 21:40:06 +00:00
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
if (cmt) {
|
2010-03-10 07:26:25 +00:00
|
|
|
dev_info(&pdev->dev, "kept as earlytimer\n");
|
2012-08-05 23:48:57 +00:00
|
|
|
goto out;
|
2009-04-15 10:50:04 +00:00
|
|
|
}
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
cmt = kzalloc(sizeof(*cmt), GFP_KERNEL);
|
2014-01-27 21:04:17 +00:00
|
|
|
if (cmt == NULL) {
|
2009-01-22 09:55:59 +00:00
|
|
|
dev_err(&pdev->dev, "failed to allocate driver data\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
2014-01-27 21:04:17 +00:00
|
|
|
ret = sh_cmt_setup(cmt, pdev);
|
2009-01-22 09:55:59 +00:00
|
|
|
if (ret) {
|
2014-01-27 21:04:17 +00:00
|
|
|
kfree(cmt);
|
2012-08-05 23:48:57 +00:00
|
|
|
pm_runtime_idle(&pdev->dev);
|
|
|
|
return ret;
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
2012-08-05 23:48:57 +00:00
|
|
|
if (is_early_platform_device(pdev))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
out:
|
|
|
|
if (cfg->clockevent_rating || cfg->clocksource_rating)
|
|
|
|
pm_runtime_irq_safe(&pdev->dev);
|
|
|
|
else
|
|
|
|
pm_runtime_idle(&pdev->dev);
|
|
|
|
|
|
|
|
return 0;
|
2009-01-22 09:55:59 +00:00
|
|
|
}
|
|
|
|
|
2012-12-21 23:11:38 +00:00
|
|
|
static int sh_cmt_remove(struct platform_device *pdev)
|
2009-01-22 09:55:59 +00:00
|
|
|
{
|
|
|
|
return -EBUSY; /* cannot unregister clockevent and clocksource */
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver sh_cmt_device_driver = {
|
|
|
|
.probe = sh_cmt_probe,
|
2012-12-21 23:11:38 +00:00
|
|
|
.remove = sh_cmt_remove,
|
2009-01-22 09:55:59 +00:00
|
|
|
.driver = {
|
|
|
|
.name = "sh_cmt",
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init sh_cmt_init(void)
|
|
|
|
{
|
|
|
|
return platform_driver_register(&sh_cmt_device_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit sh_cmt_exit(void)
|
|
|
|
{
|
|
|
|
platform_driver_unregister(&sh_cmt_device_driver);
|
|
|
|
}
|
|
|
|
|
2009-04-15 10:50:04 +00:00
|
|
|
early_platform_init("earlytimer", &sh_cmt_device_driver);
|
2013-03-05 06:40:42 +00:00
|
|
|
subsys_initcall(sh_cmt_init);
|
2009-01-22 09:55:59 +00:00
|
|
|
module_exit(sh_cmt_exit);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Magnus Damm");
|
|
|
|
MODULE_DESCRIPTION("SuperH CMT Timer Driver");
|
|
|
|
MODULE_LICENSE("GPL v2");
|