mirror of
https://github.com/capstone-engine/capstone.git
synced 2024-12-04 03:32:05 +00:00
9c5b48b57f
* Run clang-format * Remove arm.h header from AArch64 files * Update all AArch64 module files to LLVM-18. * Add check if the differs save file is up-to-date with the current files. * Add new generator for MC test trnaslation. * Fix warnings * Update generated AsmWriter files * Remove unused variable * Change MCPhysReg type to int16_t as LLVM 18 dictates. With LLVM 18 the MCPhysReg value's type is changed to int16_t. If we update modules to LLVM 18, they will generate compiler warnings that uint16_t* should not be casted to int16_t*. This makes changing the all tables to int16_t necessary, because the alternative is to duplicate all MCPhysReg related code. Which is even worse. * Assign enum values to raw_struct member * Add printAdrAdrpLabel def * Add header to regression test files. * Write files to build dir and ignore more parsing errors. * Fix parsing of MC test files. * Reset parser after every block * Add write and patch header step. * Add and update MC tests for AArch64 * Fix clang-tidy warnings * Don't warn about padding issues. They break automatically initialized structs we can not change easily. * Fix: Incorrect access of LLVM instruction descriptions. * Initialize DecoderComplete flag * Add more mapping and flag details * Add function to get MCInstDesc from table * Fix incorrect memory operand access types. * Fix test where memory was not written, ut only read. * Attempt to fix Windows build * Fix 2268 The enum values were different and hence lead to different decoding. * Refactor SME operands. - Splits SME operands in Matrix and Predicate operands. - Fixes general problems of incorrect detections with the vector select/index operands of predicate registers. - Simplifies code. * Fix up typo in WRITE * Print actual path to struct fields * Add Registers of SME operands to the reg-read list * Add tests for SME operands. * Use Capstone reg enum for comparison * Fix tests: 'Vector arra...' to 'operands[x].vas' * Add the developer fuzz option. * Fix Python bindings for SME operands * Fix variable shadowing. * Fix clang-tidy warnings * Add missing break. * Fix varg usage * Brackets for case * Handle AArch64_OP_GROUP_AdrAdrpLabel * Fix endian issue with fuzzing start bytes * Move previous sme.pred to it's own operand type. * Fix calculation for imm ranges * Print list member flag * Fix up operand strings for cstest * Do only a shallow clone of the cmocka stable branch * Fix: Don't categorize ZT0 as a SME matrix operand. * Remove unused code. * Add flag to distinguish Vn and Qn registers. * Add all registers to detail struct, even if emitted in the asm text * Fix: Increment op count after each list member is added. * Remove implicit write to NZCV for MSR Imm instructions. * Handle several alias operands. * Add details for zero alias with za0.h * Add SME tile to write list if written * Add write access flags to operands which are zeroed. * Add SME tests of #2285 * Fix tests with latest syntax changes. * Fix segfault if memory operand is only a label without register. * Fix python bindings * Attempt to fix clang-tidy warning for some configurations. * Add missing test file (accidentially blocked by gitignore.) * Print clang-tidy version before linting. * Update differ save file * Formatting * Use clang-tidy-15 as if possible. * Remove search patterns for MC tests, since they need to be reworked anyways. * Enum to upper case change * Add information to read the OSS fuzz result. * Fix special case of SVE2 operands. Apparently ZT0 registers can an index attached, get which is BOUND to it. We have no "index for reg" field. So it is simply saved as an immediate. * Handle LLVM expressions without asserts. * Ensure choices are always saved. * OP_GROUP enums can't be all upper case because they contain type information. * Fix compatibility header patching * Update saved_choices.json * Allow mode == None in test_corpus
172 lines
5.4 KiB
C++
172 lines
5.4 KiB
C++
//===-- llvm/MC/MCInstrDesc.h - Instruction Descriptors -*- C++ -*-===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file defines the MCOperandInfo and MCInstrDesc classes, which
|
|
// are used to describe target instructions and their operands.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/* Capstone Disassembly Engine */
|
|
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
|
|
|
|
#ifndef CS_LLVM_MC_MCINSTRDESC_H
|
|
#define CS_LLVM_MC_MCINSTRDESC_H
|
|
|
|
#include "MCRegisterInfo.h"
|
|
#include "capstone/platform.h"
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Machine Operand Flags and Description
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/// Operand constraints. These are encoded in 16 bits with one of the
|
|
/// low-order 3 bits specifying that a constraint is present and the
|
|
/// corresponding high-order hex digit specifying the constraint value.
|
|
/// This allows for a maximum of 3 constraints.
|
|
typedef enum {
|
|
MCOI_TIED_TO = 0, // Operand tied to another operand.
|
|
MCOI_EARLY_CLOBBER // Operand is an early clobber register operand
|
|
} MCOI_OperandConstraint;
|
|
|
|
// Define a macro to produce each constraint value.
|
|
#define CONSTRAINT_MCOI_TIED_TO(op) \
|
|
((1 << MCOI_TIED_TO) | ((op) << (4 + MCOI_TIED_TO * 4)))
|
|
|
|
#define CONSTRAINT_MCOI_EARLY_CLOBBER \
|
|
(1 << MCOI_EARLY_CLOBBER)
|
|
|
|
/// OperandFlags - These are flags set on operands, but should be considered
|
|
/// private, all access should go through the MCOperandInfo accessors.
|
|
/// See the accessors for a description of what these are.
|
|
enum MCOI_OperandFlags {
|
|
MCOI_LookupPtrRegClass = 0,
|
|
MCOI_Predicate,
|
|
MCOI_OptionalDef
|
|
};
|
|
|
|
/// Operand Type - Operands are tagged with one of the values of this enum.
|
|
enum MCOI_OperandType {
|
|
MCOI_OPERAND_UNKNOWN = 0,
|
|
MCOI_OPERAND_IMMEDIATE = 1,
|
|
MCOI_OPERAND_REGISTER = 2,
|
|
MCOI_OPERAND_MEMORY = 3,
|
|
MCOI_OPERAND_PCREL = 4,
|
|
|
|
MCOI_OPERAND_FIRST_GENERIC = 6,
|
|
MCOI_OPERAND_GENERIC_0 = 6,
|
|
MCOI_OPERAND_GENERIC_1 = 7,
|
|
MCOI_OPERAND_GENERIC_2 = 8,
|
|
MCOI_OPERAND_GENERIC_3 = 9,
|
|
MCOI_OPERAND_GENERIC_4 = 10,
|
|
MCOI_OPERAND_GENERIC_5 = 11,
|
|
MCOI_OPERAND_LAST_GENERIC = 11,
|
|
|
|
MCOI_OPERAND_FIRST_GENERIC_IMM = 12,
|
|
MCOI_OPERAND_GENERIC_IMM_0 = 12,
|
|
MCOI_OPERAND_LAST_GENERIC_IMM = 12,
|
|
|
|
MCOI_OPERAND_FIRST_TARGET = 13,
|
|
};
|
|
|
|
|
|
/// MCOperandInfo - This holds information about one operand of a machine
|
|
/// instruction, indicating the register class for register operands, etc.
|
|
///
|
|
typedef struct MCOperandInfo {
|
|
/// This specifies the register class enumeration of the operand
|
|
/// if the operand is a register. If isLookupPtrRegClass is set, then this is
|
|
/// an index that is passed to TargetRegisterInfo::getPointerRegClass(x) to
|
|
/// get a dynamic register class.
|
|
int16_t RegClass;
|
|
|
|
/// These are flags from the MCOI::OperandFlags enum.
|
|
uint8_t Flags;
|
|
|
|
/// Information about the type of the operand.
|
|
uint8_t OperandType;
|
|
|
|
/// The lower 3 bits are used to specify which constraints are set.
|
|
/// The higher 13 bits are used to specify the value of constraints (4 bits each).
|
|
uint16_t Constraints;
|
|
/// Currently no other information.
|
|
} MCOperandInfo;
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Machine Instruction Flags and Description
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/// MCInstrDesc flags - These should be considered private to the
|
|
/// implementation of the MCInstrDesc class. Clients should use the predicate
|
|
/// methods on MCInstrDesc, not use these directly. These all correspond to
|
|
/// bitfields in the MCInstrDesc::Flags field.
|
|
enum {
|
|
MCID_Variadic = 0,
|
|
MCID_HasOptionalDef,
|
|
MCID_Pseudo,
|
|
MCID_Return,
|
|
MCID_Call,
|
|
MCID_Barrier,
|
|
MCID_Terminator,
|
|
MCID_Branch,
|
|
MCID_IndirectBranch,
|
|
MCID_Compare,
|
|
MCID_MoveImm,
|
|
MCID_MoveReg,
|
|
MCID_Bitcast,
|
|
MCID_Select,
|
|
MCID_DelaySlot,
|
|
MCID_FoldableAsLoad,
|
|
MCID_MayLoad,
|
|
MCID_MayStore,
|
|
MCID_Predicable,
|
|
MCID_NotDuplicable,
|
|
MCID_UnmodeledSideEffects,
|
|
MCID_Commutable,
|
|
MCID_ConvertibleTo3Addr,
|
|
MCID_UsesCustomInserter,
|
|
MCID_HasPostISelHook,
|
|
MCID_Rematerializable,
|
|
MCID_CheapAsAMove,
|
|
MCID_ExtraSrcRegAllocReq,
|
|
MCID_ExtraDefRegAllocReq,
|
|
MCID_RegSequence,
|
|
MCID_ExtractSubreg,
|
|
MCID_InsertSubreg,
|
|
MCID_Convergent,
|
|
MCID_Add,
|
|
MCID_Trap,
|
|
};
|
|
|
|
/// MCInstrDesc - Describe properties that are true of each instruction in the
|
|
/// target description file. This captures information about side effects,
|
|
/// register use and many other things. There is one instance of this struct
|
|
/// for each target instruction class, and the MachineInstr class points to
|
|
/// this struct directly to describe itself.
|
|
typedef struct MCInstrDesc {
|
|
unsigned char NumOperands; // Num of args (may be more if variable_ops)
|
|
const MCOperandInfo *OpInfo; // 'NumOperands' entries about operands
|
|
} MCInstrDesc;
|
|
|
|
bool MCOperandInfo_isPredicate(const MCOperandInfo *m);
|
|
|
|
bool MCOperandInfo_isOptionalDef(const MCOperandInfo *m);
|
|
|
|
bool MCOperandInfo_isTiedToOp(const MCOperandInfo *m);
|
|
|
|
int MCOperandInfo_getOperandConstraint(const MCInstrDesc *OpInfo,
|
|
unsigned OpNum,
|
|
MCOI_OperandConstraint Constraint);
|
|
const MCInstrDesc *MCInstrDesc_get(unsigned opcode,
|
|
const MCInstrDesc *table,
|
|
unsigned tbl_size);
|
|
|
|
|
|
#endif
|