mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2025-02-04 19:26:30 +00:00
Some formatting to keep Clang happy
llvm-svn: 159948
This commit is contained in:
parent
1f07c6525e
commit
de6e2755f9
@ -7300,8 +7300,8 @@ processInstruction(MCInst &Inst,
|
||||
if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
|
||||
isARMLowRegister(Inst.getOperand(2).getReg())) &&
|
||||
Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
|
||||
(!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR ||
|
||||
inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) &&
|
||||
((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
|
||||
(inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
|
||||
(!static_cast<ARMOperand*>(Operands[3])->isToken() ||
|
||||
!static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
|
||||
unsigned NewOpc;
|
||||
@ -7339,8 +7339,8 @@ processInstruction(MCInst &Inst,
|
||||
isARMLowRegister(Inst.getOperand(2).getReg())) &&
|
||||
(Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
|
||||
Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
|
||||
(!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR ||
|
||||
inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) &&
|
||||
((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
|
||||
(inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
|
||||
(!static_cast<ARMOperand*>(Operands[3])->isToken() ||
|
||||
!static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
|
||||
unsigned NewOpc;
|
||||
|
Loading…
x
Reference in New Issue
Block a user