mirror of
https://github.com/RPCS3/llvm-mirror.git
synced 2024-12-19 17:47:38 +00:00
d4c615be8c
Discussed here: http://lists.llvm.org/pipermail/llvm-dev/2018-January/120320.html In preparation for adding support for named vregs we are changing the sigil for physical registers in MIR to '$' from '%'. This will prevent name clashes of named physical register with named vregs. llvm-svn: 323922
30 lines
1.1 KiB
YAML
30 lines
1.1 KiB
YAML
# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
|
|
# RUN: llc -mtriple=aarch64-none-linux-gnu -run-pass none -o - %s | FileCheck %s
|
|
|
|
--- |
|
|
|
|
define void @target_memoperands() {
|
|
ret void
|
|
}
|
|
|
|
...
|
|
---
|
|
name: target_memoperands
|
|
body: |
|
|
bb.0:
|
|
|
|
; CHECK-LABEL: name: target_memoperands
|
|
; CHECK: [[COPY:%[0-9]+]]:_(p0) = COPY $x0
|
|
; CHECK: [[LOAD:%[0-9]+]]:_(s64) = G_LOAD [[COPY]](p0) :: ("aarch64-suppress-pair" load 8)
|
|
; CHECK: [[LOAD1:%[0-9]+]]:_(s32) = G_LOAD [[COPY]](p0) :: ("aarch64-strided-access" load 4)
|
|
; CHECK: G_STORE [[LOAD]](s64), [[COPY]](p0) :: ("aarch64-suppress-pair" store 8)
|
|
; CHECK: G_STORE [[LOAD1]](s32), [[COPY]](p0) :: ("aarch64-strided-access" store 4)
|
|
; CHECK: RET_ReallyLR
|
|
%0:_(p0) = COPY $x0
|
|
%1:_(s64) = G_LOAD %0(p0) :: ("aarch64-suppress-pair" load 8)
|
|
%2:_(s32) = G_LOAD %0(p0) :: ("aarch64-strided-access" load 4)
|
|
G_STORE %1(s64), %0(p0) :: ("aarch64-suppress-pair" store 8)
|
|
G_STORE %2(s32), %0(p0) :: ("aarch64-strided-access" store 4)
|
|
RET_ReallyLR
|
|
...
|