mirror of
https://github.com/RPCS3/llvm.git
synced 2024-12-18 01:17:46 +00:00
Fix predicate and add a comment.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@111981 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
e24d66f525
commit
992ea38e0e
@ -418,7 +418,8 @@ bool ARMFastISel::ARMSelectLoad(const Instruction *I) {
|
||||
// offset instead of 0 and do all sorts of operand munging.
|
||||
unsigned ResultReg = createResultReg(FixedRC);
|
||||
// TODO: Fix the Addressing modes so that these can share some code.
|
||||
if (AFI->isThumb2Function())
|
||||
// Since this is a Thumb1 load this will work in Thumb1 or 2 mode.
|
||||
if (AFI->isThumbFunction())
|
||||
AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
|
||||
TII.get(ARM::tLDR), ResultReg)
|
||||
.addReg(Reg).addImm(0).addReg(0));
|
||||
|
Loading…
Reference in New Issue
Block a user