mirror of
https://github.com/RPCSX/llvm.git
synced 2024-12-23 12:40:38 +00:00
8860d3c0df
Summary: Implement custom lowering of SHL_PARTS to enable lowering of left shift with larger than 32-bit shifts. Reviewers: eliben, majnemer Subscribers: llvm-commits Differential Revision: https://reviews.llvm.org/D27232 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@288541 91177308-0d34-0410-b5e6-96231b3b80d8
25 lines
807 B
LLVM
25 lines
807 B
LLVM
; RUN: llc < %s -mtriple=lanai-unknown-unknown | FileCheck %s
|
|
|
|
; Test left-shift i64 lowering does not result in call being inserted.
|
|
|
|
; CHECK-LABEL: shift
|
|
; CHECKT: bt __ashldi3
|
|
; CHECK: or %r0, 0x0, %r[[T0:[0-9]+]]
|
|
; CHECK: mov 0x20, %r[[T1:[0-9]+]]
|
|
; CHECK: sub %r[[T1]], %r[[ShAmt:[0-9]+]], %r[[T1]]
|
|
; CHECK: sub %r0, %r[[T1]], %r[[T1]]
|
|
; CHECK: sh %r[[ShOpB:[0-9]+]], %r[[T1]], %r[[T1]]
|
|
; CHECK: sub.f %r[[ShAmt]], 0x0, %r0
|
|
; CHECK: sel.eq %r0, %r[[T1]], %r[[T1]]
|
|
; CHECK: sh %r[[ShOpA:[0-9]+]], %r[[ShAmt]], %r[[T2:[0-9]+]]
|
|
; CHECK: or %r[[T1]], %r[[T2]], %rv
|
|
; CHECK: sub.f %r[[ShAmt]], 0x20, %r[[T1]]
|
|
; CHECK: sh.pl %r[[ShOpB]], %r[[T1]], %rv
|
|
; CHECK: sh.mi %r[[ShOpB]], %r[[ShAmt]], %r[[T0]]
|
|
|
|
define i64 @shift(i64 inreg, i32 inreg) {
|
|
%3 = zext i32 %1 to i64
|
|
%4 = shl i64 %0, %3
|
|
ret i64 %4
|
|
}
|