2004-03-14 12:20:30 +00:00
|
|
|
/*
|
|
|
|
* QEMU 8259 interrupt controller emulation
|
2007-09-16 21:08:06 +00:00
|
|
|
*
|
2004-03-14 12:20:30 +00:00
|
|
|
* Copyright (c) 2003-2004 Fabrice Bellard
|
2007-09-16 21:08:06 +00:00
|
|
|
*
|
2004-03-14 12:20:30 +00:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2013-02-04 14:40:22 +00:00
|
|
|
#include "hw/hw.h"
|
2013-02-05 16:06:20 +00:00
|
|
|
#include "hw/i386/pc.h"
|
|
|
|
#include "hw/isa/isa.h"
|
2012-12-17 17:19:49 +00:00
|
|
|
#include "monitor/monitor.h"
|
2012-12-17 17:20:00 +00:00
|
|
|
#include "qemu/timer.h"
|
2013-02-05 16:06:20 +00:00
|
|
|
#include "hw/isa/i8259_internal.h"
|
2004-03-14 12:20:30 +00:00
|
|
|
|
|
|
|
/* debug PIC */
|
|
|
|
//#define DEBUG_PIC
|
|
|
|
|
2010-05-29 20:23:19 +00:00
|
|
|
#ifdef DEBUG_PIC
|
|
|
|
#define DPRINTF(fmt, ...) \
|
|
|
|
do { printf("pic: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#else
|
|
|
|
#define DPRINTF(fmt, ...)
|
|
|
|
#endif
|
|
|
|
|
2004-03-14 21:46:48 +00:00
|
|
|
//#define DEBUG_IRQ_LATENCY
|
2004-05-21 11:39:07 +00:00
|
|
|
//#define DEBUG_IRQ_COUNT
|
2004-03-14 21:46:48 +00:00
|
|
|
|
2012-11-25 21:35:49 +00:00
|
|
|
#define TYPE_I8259 "isa-i8259"
|
2012-11-25 21:54:47 +00:00
|
|
|
#define PIC_CLASS(class) OBJECT_CLASS_CHECK(PICClass, (class), TYPE_I8259)
|
|
|
|
#define PIC_GET_CLASS(obj) OBJECT_GET_CLASS(PICClass, (obj), TYPE_I8259)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* PICClass:
|
|
|
|
* @parent_realize: The parent's realizefn.
|
|
|
|
*/
|
|
|
|
typedef struct PICClass {
|
|
|
|
PICCommonClass parent_class;
|
|
|
|
|
|
|
|
DeviceRealize parent_realize;
|
|
|
|
} PICClass;
|
2012-11-25 21:35:49 +00:00
|
|
|
|
2011-10-07 07:19:54 +00:00
|
|
|
#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT)
|
2004-05-21 11:39:07 +00:00
|
|
|
static int irq_level[16];
|
|
|
|
#endif
|
|
|
|
#ifdef DEBUG_IRQ_COUNT
|
|
|
|
static uint64_t irq_count[16];
|
|
|
|
#endif
|
2011-10-07 07:19:53 +00:00
|
|
|
#ifdef DEBUG_IRQ_LATENCY
|
|
|
|
static int64_t irq_time[16];
|
|
|
|
#endif
|
2012-01-10 15:31:16 +00:00
|
|
|
DeviceState *isa_pic;
|
2011-10-16 12:38:45 +00:00
|
|
|
static PICCommonState *slave_pic;
|
2004-05-21 11:39:07 +00:00
|
|
|
|
2004-03-14 12:20:30 +00:00
|
|
|
/* return the highest priority found in mask (highest = smallest
|
|
|
|
number). Return 8 if no irq */
|
2011-10-16 12:38:45 +00:00
|
|
|
static int get_priority(PICCommonState *s, int mask)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
int priority;
|
2011-10-07 07:19:54 +00:00
|
|
|
|
|
|
|
if (mask == 0) {
|
2004-03-14 12:20:30 +00:00
|
|
|
return 8;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
priority = 0;
|
2011-10-07 07:19:54 +00:00
|
|
|
while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) {
|
2004-03-14 12:20:30 +00:00
|
|
|
priority++;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
return priority;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* return the pic wanted interrupt. return -1 if none */
|
2011-10-16 12:38:45 +00:00
|
|
|
static int pic_get_irq(PICCommonState *s)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
int mask, cur_priority, priority;
|
|
|
|
|
|
|
|
mask = s->irr & ~s->imr;
|
|
|
|
priority = get_priority(s, mask);
|
2011-10-07 07:19:54 +00:00
|
|
|
if (priority == 8) {
|
2004-03-14 12:20:30 +00:00
|
|
|
return -1;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
/* compute current priority. If special fully nested mode on the
|
|
|
|
master, the IRQ coming from the slave is not taken into account
|
|
|
|
for the priority computation. */
|
|
|
|
mask = s->isr;
|
2011-10-07 07:19:54 +00:00
|
|
|
if (s->special_mask) {
|
2008-07-19 09:18:48 +00:00
|
|
|
mask &= ~s->imr;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2011-10-07 07:19:50 +00:00
|
|
|
if (s->special_fully_nested_mode && s->master) {
|
2004-03-14 12:20:30 +00:00
|
|
|
mask &= ~(1 << 2);
|
2011-10-07 07:19:50 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
cur_priority = get_priority(s, mask);
|
|
|
|
if (priority < cur_priority) {
|
|
|
|
/* higher priority found: an irq should be generated */
|
|
|
|
return (priority + s->priority_add) & 7;
|
|
|
|
} else {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:46 +00:00
|
|
|
/* Update INT output. Must be called every time the output may have changed. */
|
2011-10-16 12:38:45 +00:00
|
|
|
static void pic_update_irq(PICCommonState *s)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2011-10-07 07:19:46 +00:00
|
|
|
int irq;
|
2004-03-14 12:20:30 +00:00
|
|
|
|
2011-10-07 07:19:46 +00:00
|
|
|
irq = pic_get_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
if (irq >= 0) {
|
2011-10-07 07:19:46 +00:00
|
|
|
DPRINTF("pic%d: imr=%x irr=%x padd=%d\n",
|
2011-10-07 07:19:50 +00:00
|
|
|
s->master ? 0 : 1, s->imr, s->irr, s->priority_add);
|
2011-10-07 07:19:53 +00:00
|
|
|
qemu_irq_raise(s->int_out[0]);
|
2011-10-07 07:19:37 +00:00
|
|
|
} else {
|
2011-10-07 07:19:53 +00:00
|
|
|
qemu_irq_lower(s->int_out[0]);
|
2007-01-24 01:47:51 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:40 +00:00
|
|
|
/* set irq level. If an edge is detected, then the IRR is set to 1 */
|
2011-10-07 07:19:53 +00:00
|
|
|
static void pic_set_irq(void *opaque, int irq, int level)
|
2011-10-07 07:19:40 +00:00
|
|
|
{
|
2011-10-16 12:38:45 +00:00
|
|
|
PICCommonState *s = opaque;
|
2011-10-07 07:19:53 +00:00
|
|
|
int mask = 1 << irq;
|
|
|
|
|
|
|
|
#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) || \
|
|
|
|
defined(DEBUG_IRQ_LATENCY)
|
|
|
|
int irq_index = s->master ? irq : irq + 8;
|
|
|
|
#endif
|
|
|
|
#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT)
|
|
|
|
if (level != irq_level[irq_index]) {
|
|
|
|
DPRINTF("pic_set_irq: irq=%d level=%d\n", irq_index, level);
|
|
|
|
irq_level[irq_index] = level;
|
|
|
|
#ifdef DEBUG_IRQ_COUNT
|
|
|
|
if (level == 1) {
|
|
|
|
irq_count[irq_index]++;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#ifdef DEBUG_IRQ_LATENCY
|
|
|
|
if (level) {
|
2013-08-21 15:03:08 +00:00
|
|
|
irq_time[irq_index] = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2011-10-07 07:19:53 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-10-07 07:19:40 +00:00
|
|
|
if (s->elcr & mask) {
|
|
|
|
/* level triggered */
|
|
|
|
if (level) {
|
|
|
|
s->irr |= mask;
|
|
|
|
s->last_irr |= mask;
|
|
|
|
} else {
|
|
|
|
s->irr &= ~mask;
|
|
|
|
s->last_irr &= ~mask;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* edge triggered */
|
|
|
|
if (level) {
|
|
|
|
if ((s->last_irr & mask) == 0) {
|
|
|
|
s->irr |= mask;
|
|
|
|
}
|
|
|
|
s->last_irr |= mask;
|
|
|
|
} else {
|
|
|
|
s->last_irr &= ~mask;
|
|
|
|
}
|
|
|
|
}
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2011-10-07 07:19:40 +00:00
|
|
|
}
|
|
|
|
|
2004-03-14 12:20:30 +00:00
|
|
|
/* acknowledge interrupt 'irq' */
|
2011-10-16 12:38:45 +00:00
|
|
|
static void pic_intack(PICCommonState *s, int irq)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
if (s->auto_eoi) {
|
2011-10-07 07:19:54 +00:00
|
|
|
if (s->rotate_on_auto_eoi) {
|
2004-03-14 12:20:30 +00:00
|
|
|
s->priority_add = (irq + 1) & 7;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
} else {
|
|
|
|
s->isr |= (1 << irq);
|
|
|
|
}
|
2004-09-29 21:55:52 +00:00
|
|
|
/* We don't clear a level sensitive interrupt here */
|
2011-10-07 07:19:54 +00:00
|
|
|
if (!(s->elcr & (1 << irq))) {
|
2004-09-29 21:55:52 +00:00
|
|
|
s->irr &= ~(1 << irq);
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
|
2012-01-10 15:31:16 +00:00
|
|
|
int pic_read_irq(DeviceState *d)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2013-04-27 20:18:40 +00:00
|
|
|
PICCommonState *s = PIC_COMMON(d);
|
2004-03-14 12:20:30 +00:00
|
|
|
int irq, irq2, intno;
|
|
|
|
|
2011-10-07 07:19:51 +00:00
|
|
|
irq = pic_get_irq(s);
|
2004-05-20 16:12:05 +00:00
|
|
|
if (irq >= 0) {
|
|
|
|
if (irq == 2) {
|
2011-10-07 07:19:51 +00:00
|
|
|
irq2 = pic_get_irq(slave_pic);
|
2004-05-20 16:12:05 +00:00
|
|
|
if (irq2 >= 0) {
|
2011-10-07 07:19:51 +00:00
|
|
|
pic_intack(slave_pic, irq2);
|
2004-05-20 16:12:05 +00:00
|
|
|
} else {
|
|
|
|
/* spurious IRQ on slave controller */
|
|
|
|
irq2 = 7;
|
|
|
|
}
|
2011-10-07 07:19:51 +00:00
|
|
|
intno = slave_pic->irq_base + irq2;
|
2004-05-20 16:12:05 +00:00
|
|
|
} else {
|
2011-10-07 07:19:51 +00:00
|
|
|
intno = s->irq_base + irq;
|
2004-05-20 16:12:05 +00:00
|
|
|
}
|
2011-10-07 07:19:51 +00:00
|
|
|
pic_intack(s, irq);
|
2004-05-20 16:12:05 +00:00
|
|
|
} else {
|
|
|
|
/* spurious IRQ on host controller */
|
|
|
|
irq = 7;
|
2011-10-07 07:19:51 +00:00
|
|
|
intno = s->irq_base + irq;
|
2004-05-20 16:12:05 +00:00
|
|
|
}
|
2007-09-17 08:09:54 +00:00
|
|
|
|
2011-10-07 07:19:43 +00:00
|
|
|
#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_LATENCY)
|
|
|
|
if (irq == 2) {
|
|
|
|
irq = irq2 + 8;
|
|
|
|
}
|
|
|
|
#endif
|
2004-03-14 12:20:30 +00:00
|
|
|
#ifdef DEBUG_IRQ_LATENCY
|
2007-09-16 21:08:06 +00:00
|
|
|
printf("IRQ%d latency=%0.3fus\n",
|
|
|
|
irq,
|
2013-08-21 15:03:08 +00:00
|
|
|
(double)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
|
2009-09-10 01:04:26 +00:00
|
|
|
irq_time[irq]) * 1000000.0 / get_ticks_per_sec());
|
2004-03-14 12:20:30 +00:00
|
|
|
#endif
|
2010-05-29 20:23:19 +00:00
|
|
|
DPRINTF("pic_interrupt: irq=%d\n", irq);
|
2004-03-14 12:20:30 +00:00
|
|
|
return intno;
|
|
|
|
}
|
|
|
|
|
2011-10-16 12:38:45 +00:00
|
|
|
static void pic_init_reset(PICCommonState *s)
|
2004-06-20 12:58:36 +00:00
|
|
|
{
|
2011-10-16 12:38:45 +00:00
|
|
|
pic_reset_common(s);
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-06-20 12:58:36 +00:00
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:53 +00:00
|
|
|
static void pic_reset(DeviceState *dev)
|
2011-10-07 07:19:45 +00:00
|
|
|
{
|
2013-04-27 20:18:40 +00:00
|
|
|
PICCommonState *s = PIC_COMMON(dev);
|
2011-10-07 07:19:45 +00:00
|
|
|
|
|
|
|
s->elcr = 0;
|
2012-01-24 15:29:29 +00:00
|
|
|
pic_init_reset(s);
|
2011-10-07 07:19:45 +00:00
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static void pic_ioport_write(void *opaque, hwaddr addr64,
|
2011-08-10 22:28:16 +00:00
|
|
|
uint64_t val64, unsigned size)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2011-10-16 12:38:45 +00:00
|
|
|
PICCommonState *s = opaque;
|
2011-08-10 22:28:16 +00:00
|
|
|
uint32_t addr = addr64;
|
|
|
|
uint32_t val = val64;
|
2004-06-20 12:58:36 +00:00
|
|
|
int priority, cmd, irq;
|
2004-03-14 12:20:30 +00:00
|
|
|
|
2010-05-29 20:23:19 +00:00
|
|
|
DPRINTF("write: addr=0x%02x val=0x%02x\n", addr, val);
|
2004-03-14 12:20:30 +00:00
|
|
|
if (addr == 0) {
|
|
|
|
if (val & 0x10) {
|
2011-10-07 07:19:45 +00:00
|
|
|
pic_init_reset(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
s->init_state = 1;
|
|
|
|
s->init4 = val & 1;
|
2007-04-01 18:26:11 +00:00
|
|
|
s->single_mode = val & 2;
|
2011-10-07 07:19:54 +00:00
|
|
|
if (val & 0x08) {
|
2014-04-22 21:00:31 +00:00
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"i8259: level sensitive irq not supported\n");
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
} else if (val & 0x08) {
|
2011-10-07 07:19:54 +00:00
|
|
|
if (val & 0x04) {
|
2004-03-14 12:20:30 +00:00
|
|
|
s->poll = 1;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
|
|
|
if (val & 0x02) {
|
2004-03-14 12:20:30 +00:00
|
|
|
s->read_reg_select = val & 1;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
|
|
|
if (val & 0x40) {
|
2004-03-14 12:20:30 +00:00
|
|
|
s->special_mask = (val >> 5) & 1;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
} else {
|
|
|
|
cmd = val >> 5;
|
2011-10-07 07:19:54 +00:00
|
|
|
switch (cmd) {
|
2004-03-14 12:20:30 +00:00
|
|
|
case 0:
|
|
|
|
case 4:
|
|
|
|
s->rotate_on_auto_eoi = cmd >> 2;
|
|
|
|
break;
|
|
|
|
case 1: /* end of interrupt */
|
|
|
|
case 5:
|
|
|
|
priority = get_priority(s, s->isr);
|
|
|
|
if (priority != 8) {
|
|
|
|
irq = (priority + s->priority_add) & 7;
|
|
|
|
s->isr &= ~(1 << irq);
|
2011-10-07 07:19:54 +00:00
|
|
|
if (cmd == 5) {
|
2004-03-14 12:20:30 +00:00
|
|
|
s->priority_add = (irq + 1) & 7;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
irq = val & 7;
|
|
|
|
s->isr &= ~(1 << irq);
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
s->priority_add = (val + 1) & 7;
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
irq = val & 7;
|
|
|
|
s->isr &= ~(1 << irq);
|
|
|
|
s->priority_add = (irq + 1) & 7;
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
/* no operation */
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
2011-10-07 07:19:54 +00:00
|
|
|
switch (s->init_state) {
|
2004-03-14 12:20:30 +00:00
|
|
|
case 0:
|
|
|
|
/* normal mode */
|
|
|
|
s->imr = val;
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
s->irq_base = val & 0xf8;
|
2007-07-31 23:12:09 +00:00
|
|
|
s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2;
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
if (s->init4) {
|
|
|
|
s->init_state = 3;
|
|
|
|
} else {
|
|
|
|
s->init_state = 0;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
s->special_fully_nested_mode = (val >> 4) & 1;
|
|
|
|
s->auto_eoi = (val >> 1) & 1;
|
|
|
|
s->init_state = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static uint64_t pic_ioport_read(void *opaque, hwaddr addr,
|
2011-08-10 22:28:16 +00:00
|
|
|
unsigned size)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2011-10-16 12:38:45 +00:00
|
|
|
PICCommonState *s = opaque;
|
2004-03-14 12:20:30 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (s->poll) {
|
2011-10-07 07:19:47 +00:00
|
|
|
ret = pic_get_irq(s);
|
|
|
|
if (ret >= 0) {
|
|
|
|
pic_intack(s, ret);
|
|
|
|
ret |= 0x80;
|
|
|
|
} else {
|
|
|
|
ret = 0;
|
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
s->poll = 0;
|
|
|
|
} else {
|
|
|
|
if (addr == 0) {
|
2011-10-07 07:19:54 +00:00
|
|
|
if (s->read_reg_select) {
|
2004-03-14 12:20:30 +00:00
|
|
|
ret = s->isr;
|
2011-10-07 07:19:54 +00:00
|
|
|
} else {
|
2004-03-14 12:20:30 +00:00
|
|
|
ret = s->irr;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
} else {
|
|
|
|
ret = s->imr;
|
|
|
|
}
|
|
|
|
}
|
Fix debug print warning
Steps:
1.enable qemu debug print, using simply scprit as below:
grep "//#define DEBUG" * -rl | xargs sed -i "s/\/\/#define DEBUG/#define DEBUG/g"
2. make -j
3. get some warning:
hw/i2c/pm_smbus.c: In function 'smb_ioport_writeb':
hw/i2c/pm_smbus.c:142: warning: format '%04x' expects type 'unsigned int', but argument 2 has type 'hwaddr'
hw/i2c/pm_smbus.c:142: warning: format '%02x' expects type 'unsigned int', but argument 3 has type 'uint64_t'
hw/i2c/pm_smbus.c: In function 'smb_ioport_readb':
hw/i2c/pm_smbus.c:209: warning: format '%04x' expects type 'unsigned int', but argument 2 has type 'hwaddr'
hw/intc/i8259.c: In function 'pic_ioport_read':
hw/intc/i8259.c:373: warning: format '%02x' expects type 'unsigned int', but argument 2 has type 'hwaddr'
hw/input/pckbd.c: In function 'kbd_write_command':
hw/input/pckbd.c:232: warning: format '%02x' expects type 'unsigned int', but argument 2 has type 'uint64_t'
hw/input/pckbd.c: In function 'kbd_write_data':
hw/input/pckbd.c:333: warning: format '%02x' expects type 'unsigned int', but argument 2 has type 'uint64_t'
hw/isa/apm.c: In function 'apm_ioport_writeb':
hw/isa/apm.c:44: warning: format '%x' expects type 'unsigned int', but argument 2 has type 'hwaddr'
hw/isa/apm.c:44: warning: format '%02x' expects type 'unsigned int', but argument 3 has type 'uint64_t'
hw/isa/apm.c: In function 'apm_ioport_readb':
hw/isa/apm.c:67: warning: format '%x' expects type 'unsigned int', but argument 2 has type 'hwaddr'
hw/timer/mc146818rtc.c: In function 'cmos_ioport_write':
hw/timer/mc146818rtc.c:394: warning: format '%02x' expects type 'unsigned int', but argument 3 has type 'uint64_t'
hw/i386/pc.c: In function 'port92_write':
hw/i386/pc.c:479: warning: format '%02x' expects type 'unsigned int', but argument 2 has type 'uint64_t'
Fix them.
Cc: qemu-trivial@nongnu.org
Signed-off-by: Gonglei <arei.gonglei@huawei.com>
Signed-off-by: Michael Tokarev <mjt@tls.msk.ru>
2014-08-25 02:01:27 +00:00
|
|
|
DPRINTF("read: addr=0x%02" HWADDR_PRIx " val=0x%02x\n", addr, ret);
|
2004-03-14 12:20:30 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-01-10 15:31:16 +00:00
|
|
|
int pic_get_output(DeviceState *d)
|
2011-10-07 07:19:37 +00:00
|
|
|
{
|
2013-04-27 20:18:40 +00:00
|
|
|
PICCommonState *s = PIC_COMMON(d);
|
2012-01-10 15:31:16 +00:00
|
|
|
|
2011-10-07 07:19:51 +00:00
|
|
|
return (pic_get_irq(s) >= 0);
|
2011-10-07 07:19:37 +00:00
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static void elcr_ioport_write(void *opaque, hwaddr addr,
|
2011-08-10 22:28:16 +00:00
|
|
|
uint64_t val, unsigned size)
|
2004-05-20 12:41:21 +00:00
|
|
|
{
|
2011-10-16 12:38:45 +00:00
|
|
|
PICCommonState *s = opaque;
|
2004-05-20 12:41:21 +00:00
|
|
|
s->elcr = val & s->elcr_mask;
|
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static uint64_t elcr_ioport_read(void *opaque, hwaddr addr,
|
2011-08-10 22:28:16 +00:00
|
|
|
unsigned size)
|
2004-05-20 12:41:21 +00:00
|
|
|
{
|
2011-10-16 12:38:45 +00:00
|
|
|
PICCommonState *s = opaque;
|
2004-05-20 12:41:21 +00:00
|
|
|
return s->elcr;
|
|
|
|
}
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
static const MemoryRegionOps pic_base_ioport_ops = {
|
|
|
|
.read = pic_ioport_read,
|
|
|
|
.write = pic_ioport_write,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static const MemoryRegionOps pic_elcr_ioport_ops = {
|
|
|
|
.read = elcr_ioport_read,
|
|
|
|
.write = elcr_ioport_write,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2014-04-25 10:44:21 +00:00
|
|
|
static void pic_realize(DeviceState *dev, Error **errp)
|
2004-03-31 18:58:38 +00:00
|
|
|
{
|
2012-11-25 21:54:47 +00:00
|
|
|
PICCommonState *s = PIC_COMMON(dev);
|
|
|
|
PICClass *pc = PIC_GET_CLASS(dev);
|
2013-04-27 20:18:40 +00:00
|
|
|
|
2013-06-07 01:25:08 +00:00
|
|
|
memory_region_init_io(&s->base_io, OBJECT(s), &pic_base_ioport_ops, s,
|
|
|
|
"pic", 2);
|
|
|
|
memory_region_init_io(&s->elcr_io, OBJECT(s), &pic_elcr_ioport_ops, s,
|
|
|
|
"elcr", 1);
|
2011-08-10 22:28:16 +00:00
|
|
|
|
2013-04-27 20:18:40 +00:00
|
|
|
qdev_init_gpio_out(dev, s->int_out, ARRAY_SIZE(s->int_out));
|
|
|
|
qdev_init_gpio_in(dev, pic_set_irq, 8);
|
2012-11-25 21:54:47 +00:00
|
|
|
|
2014-04-25 10:44:21 +00:00
|
|
|
pc->parent_realize(dev, errp);
|
2004-03-31 18:58:38 +00:00
|
|
|
}
|
|
|
|
|
2015-02-06 13:18:24 +00:00
|
|
|
void hmp_info_pic(Monitor *mon, const QDict *qdict)
|
2004-04-25 18:03:53 +00:00
|
|
|
{
|
|
|
|
int i;
|
2011-10-16 12:38:45 +00:00
|
|
|
PICCommonState *s;
|
2007-09-17 08:09:54 +00:00
|
|
|
|
2011-10-07 07:19:54 +00:00
|
|
|
if (!isa_pic) {
|
2005-07-02 18:11:44 +00:00
|
|
|
return;
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2011-10-07 07:19:51 +00:00
|
|
|
for (i = 0; i < 2; i++) {
|
2013-04-27 20:18:40 +00:00
|
|
|
s = i == 0 ? PIC_COMMON(isa_pic) : slave_pic;
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "pic%d: irr=%02x imr=%02x isr=%02x hprio=%d "
|
|
|
|
"irq_base=%02x rr_sel=%d elcr=%02x fnm=%d\n",
|
|
|
|
i, s->irr, s->imr, s->isr, s->priority_add,
|
|
|
|
s->irq_base, s->read_reg_select, s->elcr,
|
|
|
|
s->special_fully_nested_mode);
|
2004-04-25 18:03:53 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-02-06 13:18:24 +00:00
|
|
|
void hmp_info_irq(Monitor *mon, const QDict *qdict)
|
2004-05-21 11:39:07 +00:00
|
|
|
{
|
|
|
|
#ifndef DEBUG_IRQ_COUNT
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "irq statistic code not compiled.\n");
|
2004-05-21 11:39:07 +00:00
|
|
|
#else
|
|
|
|
int i;
|
|
|
|
int64_t count;
|
|
|
|
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "IRQ statistics:\n");
|
2004-05-21 11:39:07 +00:00
|
|
|
for (i = 0; i < 16; i++) {
|
|
|
|
count = irq_count[i];
|
2011-10-07 07:19:54 +00:00
|
|
|
if (count > 0) {
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "%2d: %" PRId64 "\n", i, count);
|
2011-10-07 07:19:54 +00:00
|
|
|
}
|
2004-05-21 11:39:07 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
2004-04-25 18:03:53 +00:00
|
|
|
|
2011-12-15 21:09:51 +00:00
|
|
|
qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2011-10-07 07:19:53 +00:00
|
|
|
qemu_irq *irq_set;
|
2012-11-25 21:35:49 +00:00
|
|
|
DeviceState *dev;
|
|
|
|
ISADevice *isadev;
|
2011-10-07 07:19:53 +00:00
|
|
|
int i;
|
2011-10-07 07:19:51 +00:00
|
|
|
|
2014-08-15 08:15:44 +00:00
|
|
|
irq_set = g_new0(qemu_irq, ISA_NUM_IRQS);
|
2011-10-07 07:19:51 +00:00
|
|
|
|
2012-11-25 21:35:49 +00:00
|
|
|
isadev = i8259_init_chip(TYPE_I8259, bus, true);
|
|
|
|
dev = DEVICE(isadev);
|
2011-10-07 07:19:51 +00:00
|
|
|
|
2012-11-25 21:35:49 +00:00
|
|
|
qdev_connect_gpio_out(dev, 0, parent_irq);
|
2011-10-07 07:19:53 +00:00
|
|
|
for (i = 0 ; i < 8; i++) {
|
2012-11-25 21:35:49 +00:00
|
|
|
irq_set[i] = qdev_get_gpio_in(dev, i);
|
2011-10-07 07:19:53 +00:00
|
|
|
}
|
|
|
|
|
2012-11-25 21:35:49 +00:00
|
|
|
isa_pic = dev;
|
2011-10-07 07:19:53 +00:00
|
|
|
|
2012-11-25 21:35:49 +00:00
|
|
|
isadev = i8259_init_chip(TYPE_I8259, bus, false);
|
|
|
|
dev = DEVICE(isadev);
|
2011-10-07 07:19:53 +00:00
|
|
|
|
2012-11-25 21:35:49 +00:00
|
|
|
qdev_connect_gpio_out(dev, 0, irq_set[2]);
|
2011-10-07 07:19:53 +00:00
|
|
|
for (i = 0 ; i < 8; i++) {
|
2012-11-25 21:35:49 +00:00
|
|
|
irq_set[i + 8] = qdev_get_gpio_in(dev, i);
|
2011-10-07 07:19:53 +00:00
|
|
|
}
|
|
|
|
|
2013-04-27 20:18:40 +00:00
|
|
|
slave_pic = PIC_COMMON(dev);
|
2011-10-07 07:19:51 +00:00
|
|
|
|
2011-10-07 07:19:53 +00:00
|
|
|
return irq_set;
|
|
|
|
}
|
|
|
|
|
2011-12-04 17:52:49 +00:00
|
|
|
static void i8259_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2012-11-25 21:54:47 +00:00
|
|
|
PICClass *k = PIC_CLASS(klass);
|
2011-12-08 03:34:16 +00:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2011-12-04 17:52:49 +00:00
|
|
|
|
2012-11-25 21:54:47 +00:00
|
|
|
k->parent_realize = dc->realize;
|
|
|
|
dc->realize = pic_realize;
|
2011-12-08 03:34:16 +00:00
|
|
|
dc->reset = pic_reset;
|
2011-12-04 17:52:49 +00:00
|
|
|
}
|
|
|
|
|
2013-01-10 15:19:07 +00:00
|
|
|
static const TypeInfo i8259_info = {
|
2012-11-25 21:35:49 +00:00
|
|
|
.name = TYPE_I8259,
|
2011-12-08 03:34:16 +00:00
|
|
|
.instance_size = sizeof(PICCommonState),
|
|
|
|
.parent = TYPE_PIC_COMMON,
|
2011-12-04 17:52:49 +00:00
|
|
|
.class_init = i8259_class_init,
|
2012-11-25 21:54:47 +00:00
|
|
|
.class_size = sizeof(PICClass),
|
2011-10-07 07:19:53 +00:00
|
|
|
};
|
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
static void pic_register_types(void)
|
2011-10-07 07:19:53 +00:00
|
|
|
{
|
2011-12-08 03:34:16 +00:00
|
|
|
type_register_static(&i8259_info);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
2011-10-16 12:38:45 +00:00
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
type_init(pic_register_types)
|