2010-03-14 22:30:19 +00:00
|
|
|
/*
|
|
|
|
* QEMU MIPS timer support
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
2016-01-18 17:35:00 +00:00
|
|
|
#include "qemu/osdep.h"
|
2019-08-12 05:23:42 +00:00
|
|
|
#include "hw/irq.h"
|
2013-02-05 16:06:20 +00:00
|
|
|
#include "hw/mips/cpudevs.h"
|
2012-12-17 17:20:00 +00:00
|
|
|
#include "qemu/timer.h"
|
2014-06-17 22:10:27 +00:00
|
|
|
#include "sysemu/kvm.h"
|
2017-09-20 19:49:30 +00:00
|
|
|
#include "internal.h"
|
2006-12-06 21:38:37 +00:00
|
|
|
|
2015-08-25 14:16:21 +00:00
|
|
|
#define TIMER_PERIOD 10 /* 10 ns period for 100 Mhz frequency */
|
2008-04-11 04:55:31 +00:00
|
|
|
|
2006-12-06 21:38:37 +00:00
|
|
|
/* XXX: do not use a global */
|
2019-08-19 12:07:45 +00:00
|
|
|
uint32_t cpu_mips_get_random(CPUMIPSState *env)
|
2006-12-06 21:38:37 +00:00
|
|
|
{
|
pic32: use LCG algorithm for generated random index of TLBWR instruction
The LFSR algorithm, used for generating random TLB indexes for TLBWR
instruction, was inclined to produce a degenerate sequence in some cases.
For example, for 16-entry TLB size and Wired=1, it gives: 15, 6, 7, 2,
7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2...
When replaced with LCG algorithm from ISO/IEC 9899 standard, the sequence
looks much better, with about the same computational effort needed.
Signed-off-by: Serge Vakulenko <serge.vakulenko@gmail.com>
Reviewed-by: Aurelien Jarno <aurelien@aurel32.net>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2015-07-06 06:14:50 +00:00
|
|
|
static uint32_t seed = 1;
|
2009-01-08 18:48:12 +00:00
|
|
|
static uint32_t prev_idx = 0;
|
2006-12-06 21:38:37 +00:00
|
|
|
uint32_t idx;
|
2015-09-10 09:15:28 +00:00
|
|
|
uint32_t nb_rand_tlb = env->tlb->nb_tlb - env->CP0_Wired;
|
|
|
|
|
|
|
|
if (nb_rand_tlb == 1) {
|
|
|
|
return env->tlb->nb_tlb - 1;
|
|
|
|
}
|
|
|
|
|
2009-01-08 18:48:12 +00:00
|
|
|
/* Don't return same value twice, so get another value */
|
|
|
|
do {
|
2019-08-19 12:07:45 +00:00
|
|
|
/*
|
|
|
|
* Use a simple algorithm of Linear Congruential Generator
|
|
|
|
* from ISO/IEC 9899 standard.
|
|
|
|
*/
|
pic32: use LCG algorithm for generated random index of TLBWR instruction
The LFSR algorithm, used for generating random TLB indexes for TLBWR
instruction, was inclined to produce a degenerate sequence in some cases.
For example, for 16-entry TLB size and Wired=1, it gives: 15, 6, 7, 2,
7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2, 7, 2...
When replaced with LCG algorithm from ISO/IEC 9899 standard, the sequence
looks much better, with about the same computational effort needed.
Signed-off-by: Serge Vakulenko <serge.vakulenko@gmail.com>
Reviewed-by: Aurelien Jarno <aurelien@aurel32.net>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2015-07-06 06:14:50 +00:00
|
|
|
seed = 1103515245 * seed + 12345;
|
2015-09-10 09:15:28 +00:00
|
|
|
idx = (seed >> 16) % nb_rand_tlb + env->CP0_Wired;
|
2009-01-08 18:48:12 +00:00
|
|
|
} while (idx == prev_idx);
|
|
|
|
prev_idx = idx;
|
2006-12-06 21:38:37 +00:00
|
|
|
return idx;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* MIPS R4K timer */
|
2012-03-14 00:38:23 +00:00
|
|
|
static void cpu_mips_timer_update(CPUMIPSState *env)
|
2006-12-06 21:38:37 +00:00
|
|
|
{
|
|
|
|
uint64_t now, next;
|
2008-04-11 04:55:31 +00:00
|
|
|
uint32_t wait;
|
2007-03-18 12:43:40 +00:00
|
|
|
|
2013-08-21 15:03:08 +00:00
|
|
|
now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2015-08-25 14:16:21 +00:00
|
|
|
wait = env->CP0_Compare - env->CP0_Count - (uint32_t)(now / TIMER_PERIOD);
|
|
|
|
next = now + (uint64_t)wait * TIMER_PERIOD;
|
2013-08-21 15:03:08 +00:00
|
|
|
timer_mod(env->timer, next);
|
2006-12-06 21:38:37 +00:00
|
|
|
}
|
|
|
|
|
2011-01-17 23:07:49 +00:00
|
|
|
/* Expire the timer. */
|
2012-03-14 00:38:23 +00:00
|
|
|
static void cpu_mips_timer_expire(CPUMIPSState *env)
|
2011-01-17 23:07:49 +00:00
|
|
|
{
|
|
|
|
cpu_mips_timer_update(env);
|
|
|
|
if (env->insn_flags & ISA_MIPS32R2) {
|
|
|
|
env->CP0_Cause |= 1 << CP0Ca_TI;
|
|
|
|
}
|
|
|
|
qemu_irq_raise(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
|
|
|
|
}
|
|
|
|
|
2019-08-19 12:07:45 +00:00
|
|
|
uint32_t cpu_mips_get_count(CPUMIPSState *env)
|
2011-01-17 23:07:49 +00:00
|
|
|
{
|
|
|
|
if (env->CP0_Cause & (1 << CP0Ca_DC)) {
|
|
|
|
return env->CP0_Count;
|
|
|
|
} else {
|
2011-01-17 23:12:22 +00:00
|
|
|
uint64_t now;
|
|
|
|
|
2013-08-21 15:03:08 +00:00
|
|
|
now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2013-08-21 15:02:39 +00:00
|
|
|
if (timer_pending(env->timer)
|
|
|
|
&& timer_expired(env->timer, now)) {
|
2011-01-17 23:12:22 +00:00
|
|
|
/* The timer has already expired. */
|
|
|
|
cpu_mips_timer_expire(env);
|
|
|
|
}
|
|
|
|
|
2015-08-25 14:16:21 +00:00
|
|
|
return env->CP0_Count + (uint32_t)(now / TIMER_PERIOD);
|
2011-01-17 23:07:49 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-08-19 12:07:45 +00:00
|
|
|
void cpu_mips_store_count(CPUMIPSState *env, uint32_t count)
|
2006-12-06 21:38:37 +00:00
|
|
|
{
|
2014-06-17 22:10:26 +00:00
|
|
|
/*
|
|
|
|
* This gets called from cpu_state_reset(), potentially before timer init.
|
|
|
|
* So env->timer may be NULL, which is also the case with KVM enabled so
|
|
|
|
* treat timer as disabled in that case.
|
|
|
|
*/
|
2019-08-19 12:07:45 +00:00
|
|
|
if (env->CP0_Cause & (1 << CP0Ca_DC) || !env->timer) {
|
2008-04-11 04:55:31 +00:00
|
|
|
env->CP0_Count = count;
|
2019-08-19 12:07:45 +00:00
|
|
|
} else {
|
2008-04-11 04:55:31 +00:00
|
|
|
/* Store new count register */
|
2015-08-25 14:16:21 +00:00
|
|
|
env->CP0_Count = count -
|
|
|
|
(uint32_t)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / TIMER_PERIOD);
|
2008-04-11 04:55:31 +00:00
|
|
|
/* Update timer timer */
|
|
|
|
cpu_mips_timer_update(env);
|
|
|
|
}
|
2006-12-06 21:38:37 +00:00
|
|
|
}
|
|
|
|
|
2019-08-19 12:07:45 +00:00
|
|
|
void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value)
|
2006-12-06 21:38:37 +00:00
|
|
|
{
|
2007-04-05 23:17:40 +00:00
|
|
|
env->CP0_Compare = value;
|
2019-08-19 12:07:45 +00:00
|
|
|
if (!(env->CP0_Cause & (1 << CP0Ca_DC))) {
|
2008-04-11 04:55:31 +00:00
|
|
|
cpu_mips_timer_update(env);
|
2019-08-19 12:07:45 +00:00
|
|
|
}
|
|
|
|
if (env->insn_flags & ISA_MIPS32R2) {
|
2007-03-18 12:43:40 +00:00
|
|
|
env->CP0_Cause &= ~(1 << CP0Ca_TI);
|
2019-08-19 12:07:45 +00:00
|
|
|
}
|
2007-09-25 16:53:15 +00:00
|
|
|
qemu_irq_lower(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
|
|
|
|
}
|
|
|
|
|
2012-03-14 00:38:23 +00:00
|
|
|
void cpu_mips_start_count(CPUMIPSState *env)
|
2007-09-25 16:53:15 +00:00
|
|
|
{
|
|
|
|
cpu_mips_store_count(env, env->CP0_Count);
|
|
|
|
}
|
|
|
|
|
2012-03-14 00:38:23 +00:00
|
|
|
void cpu_mips_stop_count(CPUMIPSState *env)
|
2007-09-25 16:53:15 +00:00
|
|
|
{
|
|
|
|
/* Store the current value */
|
2015-08-25 14:16:21 +00:00
|
|
|
env->CP0_Count += (uint32_t)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) /
|
|
|
|
TIMER_PERIOD);
|
2006-12-06 21:38:37 +00:00
|
|
|
}
|
|
|
|
|
2019-08-19 12:07:45 +00:00
|
|
|
static void mips_timer_cb(void *opaque)
|
2006-12-06 21:38:37 +00:00
|
|
|
{
|
2012-03-14 00:38:23 +00:00
|
|
|
CPUMIPSState *env;
|
2006-12-06 21:38:37 +00:00
|
|
|
|
|
|
|
env = opaque;
|
2007-09-25 16:53:15 +00:00
|
|
|
|
2019-08-19 12:07:45 +00:00
|
|
|
if (env->CP0_Cause & (1 << CP0Ca_DC)) {
|
2007-09-25 16:53:15 +00:00
|
|
|
return;
|
2019-08-19 12:07:45 +00:00
|
|
|
}
|
2007-09-25 16:53:15 +00:00
|
|
|
|
2019-08-19 12:07:45 +00:00
|
|
|
/*
|
|
|
|
* ??? This callback should occur when the counter is exactly equal to
|
|
|
|
* the comparator value. Offset the count by one to avoid immediately
|
|
|
|
* retriggering the callback before any virtual time has passed.
|
|
|
|
*/
|
2008-06-29 01:03:05 +00:00
|
|
|
env->CP0_Count++;
|
2011-01-17 23:07:49 +00:00
|
|
|
cpu_mips_timer_expire(env);
|
2008-06-29 01:03:05 +00:00
|
|
|
env->CP0_Count--;
|
2006-12-06 21:38:37 +00:00
|
|
|
}
|
|
|
|
|
2019-08-19 12:07:45 +00:00
|
|
|
void cpu_mips_clock_init(MIPSCPU *cpu)
|
2006-12-06 21:38:37 +00:00
|
|
|
{
|
2016-03-15 13:32:19 +00:00
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
2014-06-17 22:10:27 +00:00
|
|
|
/*
|
|
|
|
* If we're in KVM mode, don't create the periodic timer, that is handled in
|
|
|
|
* kernel.
|
|
|
|
*/
|
|
|
|
if (!kvm_enabled()) {
|
|
|
|
env->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &mips_timer_cb, env);
|
|
|
|
}
|
2006-12-06 21:38:37 +00:00
|
|
|
}
|