llvm-mirror/lib/CodeGen
Etienne Bergeron 5f9149275d [CodeGen] Fix PrologEpilogInserter to avoid duplicate allocation of SEH structs
Summary:
When stack-protection is activated and WinEH exceptions is used, 
the EHRegNode (exception handling registration) is allocated twice on the stack.

This was not breaking anything except loosing space on the stack.

```
D:\src\llvm\examples>llc exc2.ll  -debug-only=pei
alloc FI(0) at SP[-24]
alloc FI(1) at SP[-48]   <<-- Allocated
alloc FI(1) at SP[-72]   <<-- Allocated twice!?
alloc FI(2) at SP[-76]
alloc FI(4) at SP[-80]
alloc FI(3) at SP[-84]
```

Reviewers: rnk, majnemer

Subscribers: chrisha, llvm-commits

Differential Revision: http://reviews.llvm.org/D21188

llvm-svn: 272426
2016-06-10 20:24:38 +00:00
..
AsmPrinter [codeview] Skip DIGlobalVariables with no variable 2016-06-09 00:29:00 +00:00
GlobalISel [RegBankSelect] Print out the actual mapping of the operands. 2016-06-08 21:55:30 +00:00
MIRParser [MIR] Check that generic virtual registers get a size. 2016-06-08 23:27:46 +00:00
SelectionDAG SelectionDAG: Implement expansion of {S,U}MIN/MAX in integer legalization 2016-06-09 16:04:00 +00:00
AggressiveAntiDepBreaker.cpp Do not rename registers that do not start an independent live range 2016-05-26 18:22:53 +00:00
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp Use shouldAssumeDSOLocal on AArch64. 2016-05-26 12:42:55 +00:00
AntiDepBreaker.h
AtomicExpandPass.cpp Rename getLargestLegalIntTypeSize to getLargestLegalIntTypeSizeInBits(). NFC. 2016-05-13 18:38:35 +00:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp Reapply "[MBP] Reduce code size by running tail merging in MBP."" 2016-06-09 15:24:29 +00:00
BranchFolding.h Reapply "[MBP] Reduce code size by running tail merging in MBP."" 2016-06-09 15:24:29 +00:00
BuiltinGCs.cpp
CalcSpillWeights.cpp
CallingConvLower.cpp
CMakeLists.txt Interprocedural Register Allocation (IPRA): add a Transformation Pass 2016-06-10 18:37:21 +00:00
CodeGen.cpp CodeGen: Refactor renameDisconnectedComponents() as a pass 2016-05-31 22:38:06 +00:00
CodeGenPrepare.cpp Clarify that we match BSwap in InstCombine and BitReverse in CGP. NFC. 2016-05-25 16:22:14 +00:00
CriticalAntiDepBreaker.cpp [CodeGen] Fix problem with X86 byte registers in CriticalAntiDepBreaker 2016-05-26 23:08:52 +00:00
CriticalAntiDepBreaker.h [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
DeadMachineInstructionElim.cpp Re-commit optimization bisect support (r267022) without new pass manager support. 2016-04-22 22:06:11 +00:00
DetectDeadLanes.cpp DetectDeadLanes: Increase precision when detecting undef inputs 2016-05-06 22:43:50 +00:00
DFAPacketizer.cpp Apply clang-tidy's misc-static-assert where it makes sense. 2016-05-27 11:36:04 +00:00
DwarfEHPrepare.cpp
EarlyIfConversion.cpp Add opt-bisect support to additional passes that can be skipped 2016-05-03 22:32:30 +00:00
EdgeBundles.cpp
ExecutionDepsFix.cpp Add opt-bisect support to additional passes that can be skipped 2016-05-03 22:32:30 +00:00
ExpandISelPseudos.cpp
ExpandPostRAPseudos.cpp
FaultMaps.cpp
FuncletLayout.cpp
GCMetadata.cpp
GCMetadataPrinter.cpp
GCRootLowering.cpp
GCStrategy.cpp
GlobalMerge.cpp CodeGen: Make the global-merge pass independently testable, and add a test. 2016-05-19 04:38:56 +00:00
IfConversion.cpp Reapply "[MBP] Reduce code size by running tail merging in MBP."" 2016-06-09 15:24:29 +00:00
ImplicitNullChecks.cpp [ImplicitNullChecks] Account for implicit-defs as well when updating the liveness. 2016-05-03 18:09:06 +00:00
InlineSpiller.cpp InsertPointAnalysis: Move current live interval from being a class member 2016-05-23 19:39:19 +00:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp [ARM, AArch64] Match additional patterns to ldN instructions 2016-05-19 21:39:00 +00:00
IntrinsicLowering.cpp
LatencyPriorityQueue.cpp
LexicalScopes.cpp Fixed Dwarf debug info emission to skip DILexicalBlockFile entries. 2016-04-21 16:58:49 +00:00
LiveDebugValues.cpp Make LiveDebugValues preserve CFG 2016-06-08 05:18:01 +00:00
LiveDebugVariables.cpp Apply clang-tidy's misc-move-constructor-init throughout LLVM. 2016-05-27 14:27:24 +00:00
LiveDebugVariables.h [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
LiveInterval.cpp CodeGen: Refactor renameDisconnectedComponents() as a pass 2016-05-31 22:38:06 +00:00
LiveIntervalAnalysis.cpp CodeGen: Refactor renameDisconnectedComponents() as a pass 2016-05-31 22:38:06 +00:00
LiveIntervalUnion.cpp
LivePhysRegs.cpp livePhysRegs: Pass MBB by reference in addLive{Ins|Outs}(); NFC 2016-05-03 00:24:32 +00:00
LiveRangeCalc.cpp LiveIntervalAnalysis: Rework constructMainRangeFromSubranges() 2016-05-20 23:14:56 +00:00
LiveRangeCalc.h LiveIntervalAnalysis: Rework constructMainRangeFromSubranges() 2016-05-20 23:14:56 +00:00
LiveRangeEdit.cpp [LiveRangeEdit] Fix a crash in eliminateDeadDef. 2016-06-09 21:34:31 +00:00
LiveRangeUtils.h CodeGen: Refactor renameDisconnectedComponents() as a pass 2016-05-31 22:38:06 +00:00
LiveRegMatrix.cpp
LiveStackAnalysis.cpp [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
LiveVariables.cpp
LLVMBuild.txt
LLVMTargetMachine.cpp X86: permit using SjLj EH on x86 targets as an option 2016-05-31 01:48:07 +00:00
LocalStackSlotAllocation.cpp
LowerEmuTLS.cpp Re-commit optimization bisect support (r267022) without new pass manager support. 2016-04-22 22:06:11 +00:00
MachineBasicBlock.cpp [MBB] Early exit to reduce indentation, per coding guidelines. NFC. 2016-05-25 21:53:46 +00:00
MachineBlockFrequencyInfo.cpp
MachineBlockPlacement.cpp Reapply "[MBP] Reduce code size by running tail merging in MBP."" 2016-06-09 15:24:29 +00:00
MachineBranchProbabilityInfo.cpp Replace hard coded probability threshold with parameter /NFC 2016-06-03 23:48:36 +00:00
MachineCombiner.cpp [MachineCombiner] Support for floating-point FMA on ARM64 (re-commit r267098) 2016-04-24 05:14:01 +00:00
MachineCopyPropagation.cpp Make MachineCopyPropagation preserve CFG 2016-06-02 00:04:26 +00:00
MachineCSE.cpp Re-commit optimization bisect support (r267022) without new pass manager support. 2016-04-22 22:06:11 +00:00
MachineDominanceFrontier.cpp
MachineDominators.cpp
MachineFunction.cpp MachineFunction: Add a const modifier to print() parameter 2016-05-05 18:14:43 +00:00
MachineFunctionAnalysis.cpp
MachineFunctionPass.cpp Improve error message reporting for MachineFunctionProperties 2016-04-21 22:19:24 +00:00
MachineFunctionPrinterPass.cpp
MachineInstr.cpp Fix PR26655: Bail out if all regs of an inst BUNDLE have the correct kill flag 2016-05-10 17:57:27 +00:00
MachineInstrBundle.cpp Apply clang-tidy's misc-move-constructor-init throughout LLVM. 2016-05-27 14:27:24 +00:00
MachineLICM.cpp Fix DEBUG logs in MachineLICM. 2016-05-23 18:56:07 +00:00
MachineLoopInfo.cpp
MachineModuleInfo.cpp
MachineModuleInfoImpls.cpp
MachinePassRegistry.cpp
MachinePostDominators.cpp
MachineRegionInfo.cpp
MachineRegisterInfo.cpp
MachineScheduler.cpp CodeGen: Refactor renameDisconnectedComponents() as a pass 2016-05-31 22:38:06 +00:00
MachineSink.cpp Re-commit optimization bisect support (r267022) without new pass manager support. 2016-04-22 22:06:11 +00:00
MachineSSAUpdater.cpp [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
MachineTraceMetrics.cpp
MachineVerifier.cpp MachineVerifier: subregs so not require defs/valnos on every path 2016-05-20 23:02:13 +00:00
MIRPrinter.cpp MIR: Support MachineMemOperands without associated value 2016-06-04 00:06:31 +00:00
MIRPrinter.h
MIRPrintingPass.cpp
OptimizePHIs.cpp Re-commit optimization bisect support (r267022) without new pass manager support. 2016-04-22 22:06:11 +00:00
ParallelCG.cpp [ParallelCG] SmallVector<char> -> SmallString. 2016-04-17 19:38:57 +00:00
PatchableFunction.cpp Add a description for the PatchableFunction pass; NFC 2016-04-19 06:25:02 +00:00
PeepholeOptimizer.cpp Re-commit optimization bisect support (r267022) without new pass manager support. 2016-04-22 22:06:11 +00:00
PHIElimination.cpp LiveIntervalAnalysis: Remove LiveVariables requirement 2016-04-28 23:42:51 +00:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
PostRAHazardRecognizer.cpp PostRAHazardRecocgnizer: Fix unused-private-field warning 2016-04-22 15:11:08 +00:00
PostRASchedulerList.cpp CodeGen: Move check of EnablePostRAScheduler to avoid disabling antidependency breaker 2016-05-19 16:40:49 +00:00
PreISelIntrinsicLowering.cpp Introduce llvm.load.relative intrinsic. 2016-04-22 21:18:02 +00:00
ProcessImplicitDefs.cpp
PrologEpilogInserter.cpp [CodeGen] Fix PrologEpilogInserter to avoid duplicate allocation of SEH structs 2016-06-10 20:24:38 +00:00
PseudoSourceValue.cpp [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
README.txt
RegAllocBase.cpp [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
RegAllocBase.h Recommit r265547, and r265610,r265639,r265657 on top of it, plus 2016-04-13 03:08:27 +00:00
RegAllocBasic.cpp Recommit r265547, and r265610,r265639,r265657 on top of it, plus 2016-04-13 03:08:27 +00:00
RegAllocFast.cpp Re-commit r269828 "X86: Avoid using _chkstk when lowering WIN_ALLOCA instructions" 2016-05-18 16:10:17 +00:00
RegAllocGreedy.cpp Recommit r265547, and r265610,r265639,r265657 on top of it, plus 2016-04-13 03:08:27 +00:00
RegAllocPBQP.cpp Recommit r265547, and r265610,r265639,r265657 on top of it, plus 2016-04-13 03:08:27 +00:00
RegisterClassInfo.cpp
RegisterCoalescer.cpp
RegisterCoalescer.h
RegisterPressure.cpp RegisterPressure: Fix default lanemask for missing regunit intervals 2016-04-29 02:44:54 +00:00
RegisterScavenging.cpp Use report_fatal_error after all 2016-05-20 19:46:42 +00:00
RegisterUsageInfo.cpp Interprocedural Register Allocation (IPRA) Analysis 2016-06-10 16:19:46 +00:00
RegUsageInfoCollector.cpp Interprocedural Register Allocation (IPRA) Analysis 2016-06-10 16:19:46 +00:00
RegUsageInfoPropagate.cpp Interprocedural Register Allocation (IPRA): add a Transformation Pass 2016-06-10 18:37:21 +00:00
RenameIndependentSubregs.cpp CodeGen: Refactor renameDisconnectedComponents() as a pass 2016-05-31 22:38:06 +00:00
SafeStack.cpp
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp ScheduleDAGInstrs: Fix memory corruption 2016-05-25 01:18:00 +00:00
ScheduleDAGPrinter.cpp [NFC] Header cleanup 2016-04-18 09:17:29 +00:00
ScoreboardHazardRecognizer.cpp ScoreboardHazardRecognizer: unbreak TSAN by moving a static mutated variable to a member 2016-04-20 00:21:24 +00:00
ShadowStackGCLowering.cpp
ShrinkWrap.cpp
SjLjEHPrepare.cpp
SlotIndexes.cpp
Spiller.h Recommit r265547, and r265610,r265639,r265657 on top of it, plus 2016-04-13 03:08:27 +00:00
SpillPlacement.cpp Reapply r263460: [SpillPlacement] Fix a quadratic behavior in spill placement. 2016-05-19 22:40:37 +00:00
SpillPlacement.h Reapply r263460: [SpillPlacement] Fix a quadratic behavior in spill placement. 2016-05-19 22:40:37 +00:00
SplitKit.cpp InsertPointAnalysis: Move current live interval from being a class member 2016-05-23 19:39:19 +00:00
SplitKit.h InsertPointAnalysis: Move current live interval from being a class member 2016-05-23 19:39:19 +00:00
StackColoring.cpp Better fix for PR27903. 2016-06-01 17:55:10 +00:00
StackMapLivenessAnalysis.cpp livePhysRegs: Pass MBB by reference in addLive{Ins|Outs}(); NFC 2016-05-03 00:24:32 +00:00
StackMaps.cpp
StackProtector.cpp [stack-protection] Add support for MSVC buffer security check 2016-06-07 20:15:35 +00:00
StackSlotColoring.cpp
TailDuplication.cpp Re-commit optimization bisect support (r267022) without new pass manager support. 2016-04-22 22:06:11 +00:00
TailDuplicator.cpp [Tail duplication] Handle source registers with subregisters 2016-04-26 18:36:34 +00:00
TargetFrameLoweringImpl.cpp
TargetInstrInfo.cpp [foldMemoryOperand()] Pass LiveIntervals to enable liveness check. 2016-05-10 08:09:37 +00:00
TargetLoweringBase.cpp [CodeGen] Change getSDagStackGuard to get an internal sym. 2016-06-09 14:23:38 +00:00
TargetLoweringObjectFileImpl.cpp Simplify handling of hidden stub. 2016-05-17 16:01:32 +00:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp Interprocedural Register Allocation (IPRA): add a Transformation Pass 2016-06-10 18:37:21 +00:00
TargetRegisterInfo.cpp
TargetSchedule.cpp
TwoAddressInstructionPass.cpp LiveIntervalAnalysis: Remove LiveVariables requirement 2016-04-28 23:42:51 +00:00
UnreachableBlockElim.cpp
VirtRegMap.cpp Use false for bool instead of 0 2016-06-02 18:37:21 +00:00
WinEHPrepare.cpp

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %NOREG, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side 
effects).  Once this is in place, it would be even better to have tblgen 
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStackAnalysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.