2005-03-13 09:43:36 +00:00
|
|
|
/*
|
2006-09-03 16:09:07 +00:00
|
|
|
* QEMU ESP/NCR53C9x emulation
|
2007-09-16 21:08:06 +00:00
|
|
|
*
|
2006-03-11 16:29:14 +00:00
|
|
|
* Copyright (c) 2005-2006 Fabrice Bellard
|
2012-07-09 10:02:31 +00:00
|
|
|
* Copyright (c) 2012 Herve Poussineau
|
2007-09-16 21:08:06 +00:00
|
|
|
*
|
2005-03-13 09:43:36 +00:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2008-04-09 16:32:48 +00:00
|
|
|
|
2016-01-26 18:17:16 +00:00
|
|
|
#include "qemu/osdep.h"
|
2013-02-04 14:40:22 +00:00
|
|
|
#include "hw/sysbus.h"
|
2019-08-12 05:23:45 +00:00
|
|
|
#include "migration/vmstate.h"
|
2019-08-12 05:23:42 +00:00
|
|
|
#include "hw/irq.h"
|
2013-02-05 16:06:20 +00:00
|
|
|
#include "hw/scsi/esp.h"
|
2011-09-11 15:54:18 +00:00
|
|
|
#include "trace.h"
|
2012-12-17 17:20:00 +00:00
|
|
|
#include "qemu/log.h"
|
2019-05-23 14:35:07 +00:00
|
|
|
#include "qemu/module.h"
|
2005-03-13 09:43:36 +00:00
|
|
|
|
2006-09-03 16:09:07 +00:00
|
|
|
/*
|
2007-12-01 14:51:23 +00:00
|
|
|
* On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
|
|
|
|
* also produced as NCR89C100. See
|
2006-09-03 16:09:07 +00:00
|
|
|
* http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
|
|
|
|
* and
|
|
|
|
* http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
|
2019-10-26 16:45:38 +00:00
|
|
|
*
|
|
|
|
* On Macintosh Quadra it is a NCR53C96.
|
2006-09-03 16:09:07 +00:00
|
|
|
*/
|
|
|
|
|
2008-04-24 17:20:25 +00:00
|
|
|
static void esp_raise_irq(ESPState *s)
|
|
|
|
{
|
|
|
|
if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
|
|
|
|
s->rregs[ESP_RSTAT] |= STAT_INT;
|
|
|
|
qemu_irq_raise(s->irq);
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_raise_irq();
|
2008-04-24 17:20:25 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_lower_irq(ESPState *s)
|
|
|
|
{
|
|
|
|
if (s->rregs[ESP_RSTAT] & STAT_INT) {
|
|
|
|
s->rregs[ESP_RSTAT] &= ~STAT_INT;
|
|
|
|
qemu_irq_lower(s->irq);
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_lower_irq();
|
2008-04-24 17:20:25 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
static void esp_raise_drq(ESPState *s)
|
|
|
|
{
|
|
|
|
qemu_irq_raise(s->irq_data);
|
2021-03-04 22:10:28 +00:00
|
|
|
trace_esp_raise_drq();
|
2019-10-26 16:45:38 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_lower_drq(ESPState *s)
|
|
|
|
{
|
|
|
|
qemu_irq_lower(s->irq_data);
|
2021-03-04 22:10:28 +00:00
|
|
|
trace_esp_lower_drq();
|
2019-10-26 16:45:38 +00:00
|
|
|
}
|
|
|
|
|
2012-08-04 19:10:03 +00:00
|
|
|
void esp_dma_enable(ESPState *s, int irq, int level)
|
2010-09-11 16:38:33 +00:00
|
|
|
{
|
|
|
|
if (level) {
|
|
|
|
s->dma_enabled = 1;
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_dma_enable();
|
2010-09-11 16:38:33 +00:00
|
|
|
if (s->dma_cb) {
|
|
|
|
s->dma_cb(s);
|
|
|
|
s->dma_cb = NULL;
|
|
|
|
}
|
|
|
|
} else {
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_dma_disable();
|
2010-09-11 16:38:33 +00:00
|
|
|
s->dma_enabled = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-04 19:10:03 +00:00
|
|
|
void esp_request_cancelled(SCSIRequest *req)
|
2011-04-18 20:53:08 +00:00
|
|
|
{
|
2012-07-09 10:02:27 +00:00
|
|
|
ESPState *s = req->hba_private;
|
2011-04-18 20:53:08 +00:00
|
|
|
|
|
|
|
if (req == s->current_req) {
|
|
|
|
scsi_req_unref(s->current_req);
|
|
|
|
s->current_req = NULL;
|
|
|
|
s->current_dev = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:30 +00:00
|
|
|
static uint32_t esp_get_tc(ESPState *s)
|
|
|
|
{
|
|
|
|
uint32_t dmalen;
|
|
|
|
|
|
|
|
dmalen = s->rregs[ESP_TCLO];
|
|
|
|
dmalen |= s->rregs[ESP_TCMID] << 8;
|
|
|
|
dmalen |= s->rregs[ESP_TCHI] << 16;
|
|
|
|
|
|
|
|
return dmalen;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_set_tc(ESPState *s, uint32_t dmalen)
|
|
|
|
{
|
|
|
|
s->rregs[ESP_TCLO] = dmalen;
|
|
|
|
s->rregs[ESP_TCMID] = dmalen >> 8;
|
|
|
|
s->rregs[ESP_TCHI] = dmalen >> 16;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:31 +00:00
|
|
|
static uint32_t esp_get_stc(ESPState *s)
|
|
|
|
{
|
|
|
|
uint32_t dmalen;
|
|
|
|
|
|
|
|
dmalen = s->wregs[ESP_TCLO];
|
|
|
|
dmalen |= s->wregs[ESP_TCMID] << 8;
|
|
|
|
dmalen |= s->wregs[ESP_TCHI] << 16;
|
|
|
|
|
|
|
|
return dmalen;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:36 +00:00
|
|
|
static uint8_t esp_pdma_read(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:38 +00:00
|
|
|
uint8_t val;
|
|
|
|
|
2021-03-04 22:10:50 +00:00
|
|
|
if (s->do_cmd) {
|
|
|
|
val = s->cmdbuf[s->cmdlen++];
|
|
|
|
} else {
|
|
|
|
val = s->ti_buf[s->ti_rptr++];
|
2021-03-04 22:10:37 +00:00
|
|
|
}
|
2021-03-04 22:10:38 +00:00
|
|
|
|
|
|
|
return val;
|
2021-03-04 22:10:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_pdma_write(ESPState *s, uint8_t val)
|
|
|
|
{
|
2021-03-04 22:10:38 +00:00
|
|
|
uint32_t dmalen = esp_get_tc(s);
|
|
|
|
|
2021-03-04 22:10:45 +00:00
|
|
|
if (dmalen == 0) {
|
2021-03-04 22:10:38 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:50 +00:00
|
|
|
if (s->do_cmd) {
|
|
|
|
s->cmdbuf[s->cmdlen++] = val;
|
|
|
|
} else {
|
|
|
|
s->ti_buf[s->ti_wptr++] = val;
|
2021-03-04 22:10:37 +00:00
|
|
|
}
|
2021-03-04 22:10:38 +00:00
|
|
|
|
|
|
|
dmalen--;
|
|
|
|
esp_set_tc(s, dmalen);
|
2021-03-04 22:10:36 +00:00
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:47 +00:00
|
|
|
static int esp_select(ESPState *s)
|
2019-10-26 16:45:37 +00:00
|
|
|
{
|
|
|
|
int target;
|
|
|
|
|
|
|
|
target = s->wregs[ESP_WBUSID] & BUSID_DID;
|
|
|
|
|
|
|
|
s->ti_size = 0;
|
|
|
|
s->ti_rptr = 0;
|
|
|
|
s->ti_wptr = 0;
|
|
|
|
|
|
|
|
if (s->current_req) {
|
|
|
|
/* Started a new command before the old one finished. Cancel it. */
|
|
|
|
scsi_req_cancel(s->current_req);
|
|
|
|
s->async_len = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
|
|
|
|
if (!s->current_dev) {
|
|
|
|
/* No such drive */
|
|
|
|
s->rregs[ESP_RSTAT] = 0;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_DC;
|
2019-10-26 16:45:37 +00:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_0;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
return -1;
|
|
|
|
}
|
2021-03-04 22:10:54 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Note that we deliberately don't raise the IRQ here: this will be done
|
|
|
|
* either in do_busid_cmd() for DATA OUT transfers or by the deferred
|
|
|
|
* IRQ mechanism in esp_transfer_data() for DATA IN transfers
|
|
|
|
*/
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_FC;
|
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
2019-10-26 16:45:37 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:57 +00:00
|
|
|
static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
|
2005-04-06 20:31:50 +00:00
|
|
|
{
|
2021-03-04 22:10:41 +00:00
|
|
|
uint8_t *buf = s->cmdbuf;
|
2006-08-29 04:52:16 +00:00
|
|
|
uint32_t dmalen;
|
2005-04-06 20:31:50 +00:00
|
|
|
int target;
|
|
|
|
|
2008-11-29 16:45:28 +00:00
|
|
|
target = s->wregs[ESP_WBUSID] & BUSID_DID;
|
2005-10-30 17:24:05 +00:00
|
|
|
if (s->dma) {
|
2021-03-04 22:10:57 +00:00
|
|
|
dmalen = MIN(esp_get_tc(s), maxlen);
|
|
|
|
if (dmalen == 0) {
|
2016-05-19 10:39:31 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2019-10-26 16:45:38 +00:00
|
|
|
if (s->dma_memory_read) {
|
|
|
|
s->dma_memory_read(s->dma_opaque, buf, dmalen);
|
|
|
|
} else {
|
2021-03-04 22:10:48 +00:00
|
|
|
if (esp_select(s) < 0) {
|
|
|
|
return -1;
|
|
|
|
}
|
2019-10-26 16:45:38 +00:00
|
|
|
esp_raise_drq(s);
|
|
|
|
return 0;
|
|
|
|
}
|
2005-10-30 17:24:05 +00:00
|
|
|
} else {
|
2021-03-04 22:10:57 +00:00
|
|
|
dmalen = MIN(s->ti_size, maxlen);
|
|
|
|
if (dmalen == 0) {
|
2016-05-31 17:53:27 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2008-11-29 16:51:02 +00:00
|
|
|
memcpy(buf, s->ti_buf, dmalen);
|
2021-03-04 22:10:57 +00:00
|
|
|
if (dmalen >= 3) {
|
|
|
|
buf[0] = buf[2] >> 5;
|
|
|
|
}
|
2005-10-30 17:24:05 +00:00
|
|
|
}
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_get_cmd(dmalen, target);
|
2006-05-25 23:58:51 +00:00
|
|
|
|
2021-03-04 22:10:47 +00:00
|
|
|
if (esp_select(s) < 0) {
|
2021-03-04 22:10:48 +00:00
|
|
|
return -1;
|
2005-04-06 20:31:50 +00:00
|
|
|
}
|
2006-06-03 14:19:19 +00:00
|
|
|
return dmalen;
|
|
|
|
}
|
|
|
|
|
2009-09-05 06:24:47 +00:00
|
|
|
static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
|
2006-06-03 14:19:19 +00:00
|
|
|
{
|
|
|
|
int32_t datalen;
|
|
|
|
int lun;
|
2011-07-28 16:02:13 +00:00
|
|
|
SCSIDevice *current_lun;
|
2006-06-03 14:19:19 +00:00
|
|
|
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_do_busid_cmd(busid);
|
2009-09-05 06:24:47 +00:00
|
|
|
lun = busid & 7;
|
2011-07-27 21:24:50 +00:00
|
|
|
current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
|
2012-07-09 10:02:27 +00:00
|
|
|
s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
|
2011-08-03 08:49:10 +00:00
|
|
|
datalen = scsi_req_enqueue(s->current_req);
|
2006-09-03 16:09:07 +00:00
|
|
|
s->ti_size = datalen;
|
|
|
|
if (datalen != 0) {
|
2008-04-24 17:20:25 +00:00
|
|
|
s->rregs[ESP_RSTAT] = STAT_TC;
|
2021-03-04 22:10:54 +00:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
2021-03-04 22:10:34 +00:00
|
|
|
esp_set_tc(s, 0);
|
2006-05-25 23:58:51 +00:00
|
|
|
if (datalen > 0) {
|
2021-03-04 22:10:54 +00:00
|
|
|
/*
|
|
|
|
* Switch to DATA IN phase but wait until initial data xfer is
|
|
|
|
* complete before raising the command completion interrupt
|
|
|
|
*/
|
|
|
|
s->data_in_ready = false;
|
2007-12-01 14:51:23 +00:00
|
|
|
s->rregs[ESP_RSTAT] |= STAT_DI;
|
2006-05-25 23:58:51 +00:00
|
|
|
} else {
|
2007-12-01 14:51:23 +00:00
|
|
|
s->rregs[ESP_RSTAT] |= STAT_DO;
|
2021-03-04 22:10:54 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
esp_lower_drq(s);
|
2005-12-05 20:30:36 +00:00
|
|
|
}
|
2011-04-18 13:28:11 +00:00
|
|
|
scsi_req_continue(s->current_req);
|
2021-03-04 22:10:54 +00:00
|
|
|
return;
|
2005-04-06 20:31:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:40 +00:00
|
|
|
static void do_cmd(ESPState *s)
|
2009-09-05 06:24:47 +00:00
|
|
|
{
|
2021-03-04 22:10:40 +00:00
|
|
|
uint8_t *buf = s->cmdbuf;
|
2009-09-05 06:24:47 +00:00
|
|
|
uint8_t busid = buf[0];
|
|
|
|
|
|
|
|
do_busid_cmd(s, &buf[1], busid);
|
|
|
|
}
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
static void satn_pdma_cb(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:39 +00:00
|
|
|
s->do_cmd = 0;
|
|
|
|
if (s->cmdlen) {
|
2021-03-04 22:10:40 +00:00
|
|
|
do_cmd(s);
|
2019-10-26 16:45:38 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-06-03 14:19:19 +00:00
|
|
|
static void handle_satn(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:48 +00:00
|
|
|
int32_t cmdlen;
|
|
|
|
|
2012-07-09 10:02:22 +00:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
2010-09-11 16:38:33 +00:00
|
|
|
s->dma_cb = handle_satn;
|
|
|
|
return;
|
|
|
|
}
|
2019-10-26 16:45:38 +00:00
|
|
|
s->pdma_cb = satn_pdma_cb;
|
2021-03-04 22:10:57 +00:00
|
|
|
cmdlen = get_cmd(s, ESP_CMDBUF_SZ);
|
2021-03-04 22:10:48 +00:00
|
|
|
if (cmdlen > 0) {
|
|
|
|
s->cmdlen = cmdlen;
|
2021-03-04 22:10:40 +00:00
|
|
|
do_cmd(s);
|
2021-03-04 22:10:48 +00:00
|
|
|
} else if (cmdlen == 0) {
|
|
|
|
s->cmdlen = 0;
|
2021-03-04 22:10:39 +00:00
|
|
|
s->do_cmd = 1;
|
2021-03-04 22:10:48 +00:00
|
|
|
/* Target present, but no cmd yet - switch to command phase */
|
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
|
|
|
s->rregs[ESP_RSTAT] = STAT_CD;
|
2021-03-04 22:10:22 +00:00
|
|
|
}
|
2006-06-03 14:19:19 +00:00
|
|
|
}
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
static void s_without_satn_pdma_cb(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:39 +00:00
|
|
|
s->do_cmd = 0;
|
|
|
|
if (s->cmdlen) {
|
2021-03-04 22:10:42 +00:00
|
|
|
do_busid_cmd(s, s->cmdbuf, 0);
|
2019-10-26 16:45:38 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-09-05 06:24:47 +00:00
|
|
|
static void handle_s_without_atn(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:48 +00:00
|
|
|
int32_t cmdlen;
|
|
|
|
|
2012-07-09 10:02:22 +00:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
2010-09-11 16:38:33 +00:00
|
|
|
s->dma_cb = handle_s_without_atn;
|
|
|
|
return;
|
|
|
|
}
|
2019-10-26 16:45:38 +00:00
|
|
|
s->pdma_cb = s_without_satn_pdma_cb;
|
2021-03-04 22:10:57 +00:00
|
|
|
cmdlen = get_cmd(s, ESP_CMDBUF_SZ);
|
2021-03-04 22:10:48 +00:00
|
|
|
if (cmdlen > 0) {
|
|
|
|
s->cmdlen = cmdlen;
|
2021-03-04 22:10:39 +00:00
|
|
|
do_busid_cmd(s, s->cmdbuf, 0);
|
2021-03-04 22:10:48 +00:00
|
|
|
} else if (cmdlen == 0) {
|
|
|
|
s->cmdlen = 0;
|
2021-03-04 22:10:39 +00:00
|
|
|
s->do_cmd = 1;
|
2021-03-04 22:10:48 +00:00
|
|
|
/* Target present, but no cmd yet - switch to command phase */
|
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
|
|
|
s->rregs[ESP_RSTAT] = STAT_CD;
|
2009-09-05 06:24:47 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
static void satn_stop_pdma_cb(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:39 +00:00
|
|
|
s->do_cmd = 0;
|
2019-10-26 16:45:38 +00:00
|
|
|
if (s->cmdlen) {
|
|
|
|
trace_esp_handle_satn_stop(s->cmdlen);
|
|
|
|
s->do_cmd = 1;
|
|
|
|
s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
2019-10-26 16:45:38 +00:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-06-03 14:19:19 +00:00
|
|
|
static void handle_satn_stop(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:48 +00:00
|
|
|
int32_t cmdlen;
|
|
|
|
|
2012-07-09 10:02:22 +00:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
2010-09-11 16:38:33 +00:00
|
|
|
s->dma_cb = handle_satn_stop;
|
|
|
|
return;
|
|
|
|
}
|
2020-02-18 09:43:56 +00:00
|
|
|
s->pdma_cb = satn_stop_pdma_cb;
|
2021-03-04 22:10:57 +00:00
|
|
|
cmdlen = get_cmd(s, ESP_CMDBUF_SZ);
|
2021-03-04 22:10:48 +00:00
|
|
|
if (cmdlen > 0) {
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_handle_satn_stop(s->cmdlen);
|
2021-03-04 22:10:48 +00:00
|
|
|
s->cmdlen = cmdlen;
|
2006-06-03 14:19:19 +00:00
|
|
|
s->do_cmd = 1;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RSTAT] = STAT_CD;
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
2007-12-01 14:51:23 +00:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
2008-04-24 17:20:25 +00:00
|
|
|
esp_raise_irq(s);
|
2021-03-04 22:10:48 +00:00
|
|
|
} else if (cmdlen == 0) {
|
|
|
|
s->cmdlen = 0;
|
2021-03-04 22:10:39 +00:00
|
|
|
s->do_cmd = 1;
|
2021-03-04 22:10:48 +00:00
|
|
|
/* Target present, but no cmd yet - switch to command phase */
|
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
|
|
|
s->rregs[ESP_RSTAT] = STAT_CD;
|
2006-06-03 14:19:19 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
static void write_response_pdma_cb(ESPState *s)
|
|
|
|
{
|
|
|
|
s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
2019-10-26 16:45:38 +00:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
|
2006-05-26 21:53:41 +00:00
|
|
|
static void write_response(ESPState *s)
|
2005-04-06 20:31:50 +00:00
|
|
|
{
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_write_response(s->status);
|
2011-05-20 18:10:02 +00:00
|
|
|
s->ti_buf[0] = s->status;
|
2006-05-26 21:53:41 +00:00
|
|
|
s->ti_buf[1] = 0;
|
2005-10-30 17:24:05 +00:00
|
|
|
if (s->dma) {
|
2019-10-26 16:45:38 +00:00
|
|
|
if (s->dma_memory_write) {
|
|
|
|
s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
|
|
|
|
s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
2019-10-26 16:45:38 +00:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
|
|
|
} else {
|
|
|
|
s->pdma_cb = write_response_pdma_cb;
|
|
|
|
esp_raise_drq(s);
|
|
|
|
return;
|
|
|
|
}
|
2005-10-30 17:24:05 +00:00
|
|
|
} else {
|
2007-10-06 11:28:21 +00:00
|
|
|
s->ti_size = 2;
|
|
|
|
s->ti_rptr = 0;
|
2016-06-14 13:10:24 +00:00
|
|
|
s->ti_wptr = 2;
|
2007-12-01 14:51:23 +00:00
|
|
|
s->rregs[ESP_RFLAGS] = 2;
|
2005-10-30 17:24:05 +00:00
|
|
|
}
|
2008-04-24 17:20:25 +00:00
|
|
|
esp_raise_irq(s);
|
2005-04-06 20:31:50 +00:00
|
|
|
}
|
2005-10-30 17:24:05 +00:00
|
|
|
|
2006-08-29 04:52:16 +00:00
|
|
|
static void esp_dma_done(ESPState *s)
|
|
|
|
{
|
2008-04-24 17:20:25 +00:00
|
|
|
s->rregs[ESP_RSTAT] |= STAT_TC;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
2007-12-01 14:51:23 +00:00
|
|
|
s->rregs[ESP_RSEQ] = 0;
|
|
|
|
s->rregs[ESP_RFLAGS] = 0;
|
2021-03-04 22:10:30 +00:00
|
|
|
esp_set_tc(s, 0);
|
2008-04-24 17:20:25 +00:00
|
|
|
esp_raise_irq(s);
|
2006-08-29 04:52:16 +00:00
|
|
|
}
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
static void do_dma_pdma_cb(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:29 +00:00
|
|
|
int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
|
2021-03-04 22:10:49 +00:00
|
|
|
int len;
|
2021-03-04 22:10:34 +00:00
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
if (s->do_cmd) {
|
|
|
|
s->ti_size = 0;
|
|
|
|
s->cmdlen = 0;
|
|
|
|
s->do_cmd = 0;
|
2021-03-04 22:10:40 +00:00
|
|
|
do_cmd(s);
|
2021-03-04 22:10:49 +00:00
|
|
|
esp_lower_drq(s);
|
2019-10-26 16:45:38 +00:00
|
|
|
return;
|
|
|
|
}
|
2021-03-04 22:10:49 +00:00
|
|
|
|
|
|
|
if (to_device) {
|
|
|
|
/* Copy FIFO data to device */
|
|
|
|
len = MIN(s->ti_wptr, TI_BUFSZ);
|
|
|
|
memcpy(s->async_buf, s->ti_buf, len);
|
|
|
|
s->ti_wptr = 0;
|
|
|
|
s->ti_rptr = 0;
|
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size += len;
|
|
|
|
if (s->async_len == 0) {
|
|
|
|
scsi_req_continue(s->current_req);
|
2019-10-26 16:45:38 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:49 +00:00
|
|
|
if (esp_get_tc(s) == 0) {
|
|
|
|
esp_lower_drq(s);
|
|
|
|
esp_dma_done(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
return;
|
|
|
|
} else {
|
|
|
|
if (s->async_len == 0) {
|
|
|
|
if (s->current_req) {
|
2021-03-04 22:10:54 +00:00
|
|
|
/* Defer until the scsi layer has completed */
|
2021-03-04 22:10:49 +00:00
|
|
|
scsi_req_continue(s->current_req);
|
2021-03-04 22:10:54 +00:00
|
|
|
s->data_in_ready = false;
|
2021-03-04 22:10:49 +00:00
|
|
|
}
|
2021-03-04 22:10:54 +00:00
|
|
|
return;
|
2021-03-04 22:10:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if (esp_get_tc(s) != 0) {
|
|
|
|
/* Copy device data to FIFO */
|
|
|
|
s->ti_wptr = 0;
|
|
|
|
s->ti_rptr = 0;
|
|
|
|
len = MIN(s->async_len, TI_BUFSZ);
|
|
|
|
memcpy(s->ti_buf, s->async_buf, len);
|
|
|
|
s->ti_wptr += len;
|
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size -= len;
|
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Partially filled a scsi buffer. Complete immediately. */
|
|
|
|
esp_lower_drq(s);
|
|
|
|
esp_dma_done(s);
|
|
|
|
}
|
2019-10-26 16:45:38 +00:00
|
|
|
}
|
|
|
|
|
2006-08-12 01:04:27 +00:00
|
|
|
static void esp_do_dma(ESPState *s)
|
|
|
|
{
|
2006-09-03 16:09:07 +00:00
|
|
|
uint32_t len;
|
2021-03-04 22:10:29 +00:00
|
|
|
int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
|
2006-08-29 04:52:16 +00:00
|
|
|
|
2021-03-04 22:10:34 +00:00
|
|
|
len = esp_get_tc(s);
|
2006-08-12 01:04:27 +00:00
|
|
|
if (s->do_cmd) {
|
2019-10-26 16:45:36 +00:00
|
|
|
/*
|
|
|
|
* handle_ti_cmd() case: esp_do_dma() is called only from
|
|
|
|
* handle_ti_cmd() with do_cmd != NULL (see the assert())
|
|
|
|
*/
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_do_dma(s->cmdlen, len);
|
2021-03-04 22:10:22 +00:00
|
|
|
assert(s->cmdlen <= sizeof(s->cmdbuf) &&
|
|
|
|
len <= sizeof(s->cmdbuf) - s->cmdlen);
|
2019-10-26 16:45:38 +00:00
|
|
|
if (s->dma_memory_read) {
|
|
|
|
s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
|
|
|
|
} else {
|
|
|
|
s->pdma_cb = do_dma_pdma_cb;
|
|
|
|
esp_raise_drq(s);
|
|
|
|
return;
|
|
|
|
}
|
2019-10-26 16:45:36 +00:00
|
|
|
trace_esp_handle_ti_cmd(s->cmdlen);
|
|
|
|
s->ti_size = 0;
|
|
|
|
s->cmdlen = 0;
|
|
|
|
s->do_cmd = 0;
|
2021-03-04 22:10:40 +00:00
|
|
|
do_cmd(s);
|
2006-08-12 01:04:27 +00:00
|
|
|
return;
|
2006-08-29 04:52:16 +00:00
|
|
|
}
|
|
|
|
if (s->async_len == 0) {
|
|
|
|
/* Defer until data is available. */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (len > s->async_len) {
|
|
|
|
len = s->async_len;
|
|
|
|
}
|
|
|
|
if (to_device) {
|
2019-10-26 16:45:38 +00:00
|
|
|
if (s->dma_memory_read) {
|
|
|
|
s->dma_memory_read(s->dma_opaque, s->async_buf, len);
|
|
|
|
} else {
|
|
|
|
s->pdma_cb = do_dma_pdma_cb;
|
|
|
|
esp_raise_drq(s);
|
|
|
|
return;
|
|
|
|
}
|
2006-08-12 01:04:27 +00:00
|
|
|
} else {
|
2019-10-26 16:45:38 +00:00
|
|
|
if (s->dma_memory_write) {
|
|
|
|
s->dma_memory_write(s->dma_opaque, s->async_buf, len);
|
|
|
|
} else {
|
2021-03-04 22:10:49 +00:00
|
|
|
/* Copy device data to FIFO */
|
|
|
|
len = MIN(len, TI_BUFSZ - s->ti_wptr);
|
|
|
|
memcpy(&s->ti_buf[s->ti_wptr], s->async_buf, len);
|
|
|
|
s->ti_wptr += len;
|
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size -= len;
|
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
2019-10-26 16:45:38 +00:00
|
|
|
s->pdma_cb = do_dma_pdma_cb;
|
|
|
|
esp_raise_drq(s);
|
2021-03-04 22:10:49 +00:00
|
|
|
|
|
|
|
/* Indicate transfer to FIFO is complete */
|
|
|
|
s->rregs[ESP_RSTAT] |= STAT_TC;
|
2019-10-26 16:45:38 +00:00
|
|
|
return;
|
|
|
|
}
|
2006-08-29 04:52:16 +00:00
|
|
|
}
|
2021-03-04 22:10:34 +00:00
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
2006-08-29 04:52:16 +00:00
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
2021-03-04 22:10:22 +00:00
|
|
|
if (to_device) {
|
2006-09-17 03:20:58 +00:00
|
|
|
s->ti_size += len;
|
2021-03-04 22:10:22 +00:00
|
|
|
} else {
|
2006-09-17 03:20:58 +00:00
|
|
|
s->ti_size -= len;
|
2021-03-04 22:10:22 +00:00
|
|
|
}
|
2006-08-29 04:52:16 +00:00
|
|
|
if (s->async_len == 0) {
|
2011-04-18 13:28:11 +00:00
|
|
|
scsi_req_continue(s->current_req);
|
2021-03-04 22:10:22 +00:00
|
|
|
/*
|
|
|
|
* If there is still data to be read from the device then
|
|
|
|
* complete the DMA operation immediately. Otherwise defer
|
|
|
|
* until the scsi layer has completed.
|
|
|
|
*/
|
2021-03-04 22:10:34 +00:00
|
|
|
if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
|
2011-04-18 13:28:11 +00:00
|
|
|
return;
|
2006-08-12 01:04:27 +00:00
|
|
|
}
|
2006-08-29 04:52:16 +00:00
|
|
|
}
|
2011-04-18 13:28:11 +00:00
|
|
|
|
|
|
|
/* Partially filled a scsi buffer. Complete immediately. */
|
|
|
|
esp_dma_done(s);
|
2021-03-04 22:10:49 +00:00
|
|
|
esp_lower_drq(s);
|
2006-08-12 01:04:27 +00:00
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:55 +00:00
|
|
|
void esp_command_complete(SCSIRequest *req, size_t resid)
|
2006-05-25 23:58:51 +00:00
|
|
|
{
|
2021-03-04 22:10:55 +00:00
|
|
|
ESPState *s = req->hba_private;
|
|
|
|
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_command_complete();
|
2011-04-22 10:27:30 +00:00
|
|
|
if (s->ti_size != 0) {
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_command_complete_unexpected();
|
2011-04-22 10:27:30 +00:00
|
|
|
}
|
|
|
|
s->ti_size = 0;
|
|
|
|
s->async_len = 0;
|
2021-03-04 22:10:55 +00:00
|
|
|
if (req->status) {
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_command_complete_fail();
|
2011-04-22 10:27:30 +00:00
|
|
|
}
|
2021-03-04 22:10:55 +00:00
|
|
|
s->status = req->status;
|
2011-04-22 10:27:30 +00:00
|
|
|
s->rregs[ESP_RSTAT] = STAT_ST;
|
|
|
|
esp_dma_done(s);
|
2021-03-04 22:10:49 +00:00
|
|
|
esp_lower_drq(s);
|
2011-04-22 10:27:30 +00:00
|
|
|
if (s->current_req) {
|
|
|
|
scsi_req_unref(s->current_req);
|
|
|
|
s->current_req = NULL;
|
|
|
|
s->current_dev = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-04 19:10:03 +00:00
|
|
|
void esp_transfer_data(SCSIRequest *req, uint32_t len)
|
2011-04-22 10:27:30 +00:00
|
|
|
{
|
2012-07-09 10:02:27 +00:00
|
|
|
ESPState *s = req->hba_private;
|
2021-03-04 22:10:54 +00:00
|
|
|
int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
|
2021-03-04 22:10:34 +00:00
|
|
|
uint32_t dmalen = esp_get_tc(s);
|
2011-04-22 10:27:30 +00:00
|
|
|
|
2016-06-15 12:29:33 +00:00
|
|
|
assert(!s->do_cmd);
|
2021-03-04 22:10:34 +00:00
|
|
|
trace_esp_transfer_data(dmalen, s->ti_size);
|
2011-05-20 18:18:07 +00:00
|
|
|
s->async_len = len;
|
2011-04-22 10:27:30 +00:00
|
|
|
s->async_buf = scsi_req_get_buf(req);
|
2021-03-04 22:10:54 +00:00
|
|
|
|
|
|
|
if (!to_device && !s->data_in_ready) {
|
|
|
|
/*
|
|
|
|
* Initial incoming data xfer is complete so raise command
|
|
|
|
* completion interrupt
|
|
|
|
*/
|
|
|
|
s->data_in_ready = true;
|
|
|
|
s->rregs[ESP_RSTAT] |= STAT_TC;
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If data is ready to transfer and the TI command has already
|
|
|
|
* been executed, start DMA immediately. Otherwise DMA will start
|
|
|
|
* when host sends the TI command
|
|
|
|
*/
|
|
|
|
if (s->ti_size && (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA))) {
|
|
|
|
esp_do_dma(s);
|
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:34 +00:00
|
|
|
if (dmalen) {
|
2011-04-22 10:27:30 +00:00
|
|
|
esp_do_dma(s);
|
2021-03-04 22:10:33 +00:00
|
|
|
} else if (s->ti_size <= 0) {
|
2021-03-04 22:10:22 +00:00
|
|
|
/*
|
|
|
|
* If this was the last part of a DMA transfer then the
|
|
|
|
* completion interrupt is deferred to here.
|
|
|
|
*/
|
2006-08-29 04:52:16 +00:00
|
|
|
esp_dma_done(s);
|
2021-03-04 22:10:49 +00:00
|
|
|
esp_lower_drq(s);
|
2006-08-12 01:04:27 +00:00
|
|
|
}
|
2006-05-25 23:58:51 +00:00
|
|
|
}
|
|
|
|
|
2005-04-06 20:31:50 +00:00
|
|
|
static void handle_ti(ESPState *s)
|
|
|
|
{
|
2021-03-04 22:10:35 +00:00
|
|
|
uint32_t dmalen;
|
2005-04-06 20:31:50 +00:00
|
|
|
|
2012-07-09 10:02:23 +00:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
|
|
|
s->dma_cb = handle_ti;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:30 +00:00
|
|
|
dmalen = esp_get_tc(s);
|
2005-10-30 17:24:05 +00:00
|
|
|
if (s->dma) {
|
2021-03-04 22:10:35 +00:00
|
|
|
trace_esp_handle_ti(dmalen);
|
2007-12-01 14:51:23 +00:00
|
|
|
s->rregs[ESP_RSTAT] &= ~STAT_TC;
|
2006-08-12 01:04:27 +00:00
|
|
|
esp_do_dma(s);
|
2019-10-26 16:45:36 +00:00
|
|
|
} else if (s->do_cmd) {
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_handle_ti_cmd(s->cmdlen);
|
2006-06-03 14:19:19 +00:00
|
|
|
s->ti_size = 0;
|
|
|
|
s->cmdlen = 0;
|
|
|
|
s->do_cmd = 0;
|
2021-03-04 22:10:40 +00:00
|
|
|
do_cmd(s);
|
2006-06-03 14:19:19 +00:00
|
|
|
}
|
2005-04-06 20:31:50 +00:00
|
|
|
}
|
|
|
|
|
2012-08-04 19:10:03 +00:00
|
|
|
void esp_hard_reset(ESPState *s)
|
2005-03-13 09:43:36 +00:00
|
|
|
{
|
2007-05-26 17:39:43 +00:00
|
|
|
memset(s->rregs, 0, ESP_REGS);
|
|
|
|
memset(s->wregs, 0, ESP_REGS);
|
2014-11-10 15:52:55 +00:00
|
|
|
s->tchi_written = 0;
|
2006-03-11 16:29:14 +00:00
|
|
|
s->ti_size = 0;
|
|
|
|
s->ti_rptr = 0;
|
|
|
|
s->ti_wptr = 0;
|
|
|
|
s->dma = 0;
|
2006-06-03 14:19:19 +00:00
|
|
|
s->do_cmd = 0;
|
2010-09-11 16:38:33 +00:00
|
|
|
s->dma_cb = NULL;
|
2008-11-29 16:45:28 +00:00
|
|
|
|
|
|
|
s->rregs[ESP_CFG1] = 7;
|
2005-03-13 09:43:36 +00:00
|
|
|
}
|
|
|
|
|
2012-07-09 10:02:28 +00:00
|
|
|
static void esp_soft_reset(ESPState *s)
|
2010-06-10 17:57:39 +00:00
|
|
|
{
|
|
|
|
qemu_irq_lower(s->irq);
|
2019-10-26 16:45:38 +00:00
|
|
|
qemu_irq_lower(s->irq_data);
|
2012-07-09 10:02:28 +00:00
|
|
|
esp_hard_reset(s);
|
2010-06-10 17:57:39 +00:00
|
|
|
}
|
|
|
|
|
2012-07-09 10:02:28 +00:00
|
|
|
static void parent_esp_reset(ESPState *s, int irq, int level)
|
2007-08-16 19:56:27 +00:00
|
|
|
{
|
2010-06-10 17:57:39 +00:00
|
|
|
if (level) {
|
2012-07-09 10:02:28 +00:00
|
|
|
esp_soft_reset(s);
|
2010-06-10 17:57:39 +00:00
|
|
|
}
|
2007-08-16 19:56:27 +00:00
|
|
|
}
|
|
|
|
|
2012-08-04 19:10:03 +00:00
|
|
|
uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
|
2010-09-11 16:38:33 +00:00
|
|
|
{
|
2021-03-04 22:10:27 +00:00
|
|
|
uint32_t val;
|
2010-09-11 16:38:33 +00:00
|
|
|
|
2005-03-13 09:43:36 +00:00
|
|
|
switch (saddr) {
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_FIFO:
|
2016-06-06 16:34:43 +00:00
|
|
|
if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
|
|
|
|
/* Data out. */
|
|
|
|
qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
|
|
|
|
s->rregs[ESP_FIFO] = 0;
|
|
|
|
} else if (s->ti_rptr < s->ti_wptr) {
|
2007-10-06 11:28:21 +00:00
|
|
|
s->ti_size--;
|
2016-06-06 16:34:43 +00:00
|
|
|
s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
|
2007-10-06 11:28:21 +00:00
|
|
|
}
|
2016-06-06 16:34:43 +00:00
|
|
|
if (s->ti_rptr == s->ti_wptr) {
|
2005-10-30 17:24:05 +00:00
|
|
|
s->ti_rptr = 0;
|
|
|
|
s->ti_wptr = 0;
|
|
|
|
}
|
2021-03-04 22:10:27 +00:00
|
|
|
val = s->rregs[ESP_FIFO];
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_RINTR:
|
2021-03-04 22:10:22 +00:00
|
|
|
/*
|
|
|
|
* Clear sequence step, interrupt register and all status bits
|
|
|
|
* except TC
|
|
|
|
*/
|
2021-03-04 22:10:27 +00:00
|
|
|
val = s->rregs[ESP_RINTR];
|
2009-07-31 07:26:44 +00:00
|
|
|
s->rregs[ESP_RINTR] = 0;
|
|
|
|
s->rregs[ESP_RSTAT] &= ~STAT_TC;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_0;
|
2008-04-24 17:20:25 +00:00
|
|
|
esp_lower_irq(s);
|
2021-03-04 22:10:27 +00:00
|
|
|
break;
|
2014-11-10 15:52:55 +00:00
|
|
|
case ESP_TCHI:
|
|
|
|
/* Return the unique id if the value has never been written */
|
|
|
|
if (!s->tchi_written) {
|
2021-03-04 22:10:27 +00:00
|
|
|
val = s->chip_id;
|
|
|
|
} else {
|
|
|
|
val = s->rregs[saddr];
|
2014-11-10 15:52:55 +00:00
|
|
|
}
|
2021-03-04 22:10:27 +00:00
|
|
|
break;
|
2005-03-13 09:43:36 +00:00
|
|
|
default:
|
2021-03-04 22:10:27 +00:00
|
|
|
val = s->rregs[saddr];
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2005-03-13 09:43:36 +00:00
|
|
|
}
|
2021-03-04 22:10:27 +00:00
|
|
|
|
|
|
|
trace_esp_mem_readb(saddr, val);
|
|
|
|
return val;
|
2005-03-13 09:43:36 +00:00
|
|
|
}
|
|
|
|
|
2012-08-04 19:10:03 +00:00
|
|
|
void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
|
2005-03-13 09:43:36 +00:00
|
|
|
{
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
|
2005-03-13 09:43:36 +00:00
|
|
|
switch (saddr) {
|
2014-11-10 15:52:55 +00:00
|
|
|
case ESP_TCHI:
|
|
|
|
s->tchi_written = true;
|
|
|
|
/* fall through */
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_TCLO:
|
|
|
|
case ESP_TCMID:
|
|
|
|
s->rregs[ESP_RSTAT] &= ~STAT_TC;
|
2005-10-30 17:24:05 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_FIFO:
|
2006-06-03 14:19:19 +00:00
|
|
|
if (s->do_cmd) {
|
2016-06-15 22:22:35 +00:00
|
|
|
if (s->cmdlen < ESP_CMDBUF_SZ) {
|
2016-05-19 10:39:30 +00:00
|
|
|
s->cmdbuf[s->cmdlen++] = val & 0xff;
|
|
|
|
} else {
|
|
|
|
trace_esp_error_fifo_overrun();
|
|
|
|
}
|
2016-06-06 16:34:43 +00:00
|
|
|
} else if (s->ti_wptr == TI_BUFSZ - 1) {
|
2012-07-09 10:02:29 +00:00
|
|
|
trace_esp_error_fifo_overrun();
|
2006-05-25 23:58:51 +00:00
|
|
|
} else {
|
|
|
|
s->ti_size++;
|
|
|
|
s->ti_buf[s->ti_wptr++] = val & 0xff;
|
|
|
|
}
|
2021-03-04 22:10:56 +00:00
|
|
|
|
|
|
|
/* Non-DMA transfers raise an interrupt after every byte */
|
|
|
|
if (s->rregs[ESP_CMD] == CMD_TI) {
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_FC | INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_CMD:
|
2005-10-30 17:24:05 +00:00
|
|
|
s->rregs[saddr] = val;
|
2007-12-01 14:51:23 +00:00
|
|
|
if (val & CMD_DMA) {
|
2007-10-06 11:28:21 +00:00
|
|
|
s->dma = 1;
|
2006-09-17 03:20:58 +00:00
|
|
|
/* Reload DMA counter. */
|
2021-03-04 22:10:32 +00:00
|
|
|
if (esp_get_stc(s) == 0) {
|
|
|
|
esp_set_tc(s, 0x10000);
|
|
|
|
} else {
|
|
|
|
esp_set_tc(s, esp_get_stc(s));
|
|
|
|
}
|
2007-10-06 11:28:21 +00:00
|
|
|
} else {
|
|
|
|
s->dma = 0;
|
|
|
|
}
|
2021-03-04 22:10:22 +00:00
|
|
|
switch (val & CMD_CMD) {
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_NOP:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_nop(val);
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_FLUSH:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_flush(val);
|
2021-03-04 22:10:22 +00:00
|
|
|
/*s->ti_size = 0;*/
|
2021-03-04 22:10:52 +00:00
|
|
|
s->ti_wptr = 0;
|
|
|
|
s->ti_rptr = 0;
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_RESET:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_reset(val);
|
2012-07-09 10:02:28 +00:00
|
|
|
esp_soft_reset(s);
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_BUSRESET:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_bus_reset(val);
|
2007-12-01 14:51:23 +00:00
|
|
|
if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_RST;
|
2008-04-24 17:20:25 +00:00
|
|
|
esp_raise_irq(s);
|
2005-11-11 00:24:58 +00:00
|
|
|
}
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_TI:
|
2021-03-04 22:10:26 +00:00
|
|
|
trace_esp_mem_writeb_cmd_ti(val);
|
2007-10-06 11:28:21 +00:00
|
|
|
handle_ti(s);
|
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_ICCS:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_iccs(val);
|
2007-10-06 11:28:21 +00:00
|
|
|
write_response(s);
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_FC;
|
2008-11-30 10:24:13 +00:00
|
|
|
s->rregs[ESP_RSTAT] |= STAT_MI;
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_MSGACC:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_msgacc(val);
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_DC;
|
2007-12-01 14:51:23 +00:00
|
|
|
s->rregs[ESP_RSEQ] = 0;
|
2009-08-31 17:03:51 +00:00
|
|
|
s->rregs[ESP_RFLAGS] = 0;
|
|
|
|
esp_raise_irq(s);
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2009-08-22 13:55:05 +00:00
|
|
|
case CMD_PAD:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_pad(val);
|
2009-08-22 13:55:05 +00:00
|
|
|
s->rregs[ESP_RSTAT] = STAT_TC;
|
2021-03-04 22:10:53 +00:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_FC;
|
2009-08-22 13:55:05 +00:00
|
|
|
s->rregs[ESP_RSEQ] = 0;
|
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_SATN:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_satn(val);
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2012-07-09 10:02:25 +00:00
|
|
|
case CMD_RSTATN:
|
|
|
|
trace_esp_mem_writeb_cmd_rstatn(val);
|
|
|
|
break;
|
2009-08-22 13:54:31 +00:00
|
|
|
case CMD_SEL:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_sel(val);
|
2009-09-05 06:24:47 +00:00
|
|
|
handle_s_without_atn(s);
|
2009-08-22 13:54:31 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_SELATN:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_selatn(val);
|
2007-10-06 11:28:21 +00:00
|
|
|
handle_satn(s);
|
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_SELATNS:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_selatns(val);
|
2007-10-06 11:28:21 +00:00
|
|
|
handle_satn_stop(s);
|
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case CMD_ENSEL:
|
2011-09-11 15:54:18 +00:00
|
|
|
trace_esp_mem_writeb_cmd_ensel(val);
|
2008-11-29 16:51:42 +00:00
|
|
|
s->rregs[ESP_RINTR] = 0;
|
2007-08-11 07:58:41 +00:00
|
|
|
break;
|
2012-07-09 10:02:24 +00:00
|
|
|
case CMD_DISSEL:
|
|
|
|
trace_esp_mem_writeb_cmd_dissel(val);
|
|
|
|
s->rregs[ESP_RINTR] = 0;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
break;
|
2007-10-06 11:28:21 +00:00
|
|
|
default:
|
2012-07-09 10:02:29 +00:00
|
|
|
trace_esp_error_unhandled_command(val);
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_WBUSID ... ESP_WSYNO:
|
2007-10-06 11:28:21 +00:00
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_CFG1:
|
2012-08-02 13:43:39 +00:00
|
|
|
case ESP_CFG2: case ESP_CFG3:
|
|
|
|
case ESP_RES3: case ESP_RES4:
|
2005-10-30 17:24:05 +00:00
|
|
|
s->rregs[saddr] = val;
|
|
|
|
break;
|
2007-12-01 14:51:23 +00:00
|
|
|
case ESP_WCCF ... ESP_WTEST:
|
2005-10-30 17:24:05 +00:00
|
|
|
break;
|
2005-03-13 09:43:36 +00:00
|
|
|
default:
|
2012-07-09 10:02:29 +00:00
|
|
|
trace_esp_error_invalid_write(val, saddr);
|
2008-11-29 16:45:28 +00:00
|
|
|
return;
|
2005-03-13 09:43:36 +00:00
|
|
|
}
|
2005-04-06 20:31:50 +00:00
|
|
|
s->wregs[saddr] = val;
|
2005-03-13 09:43:36 +00:00
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static bool esp_mem_accepts(void *opaque, hwaddr addr,
|
2018-05-31 13:50:52 +00:00
|
|
|
unsigned size, bool is_write,
|
|
|
|
MemTxAttrs attrs)
|
2011-11-13 11:07:04 +00:00
|
|
|
{
|
|
|
|
return (size == 1) || (is_write && size == 4);
|
|
|
|
}
|
2005-03-13 09:43:36 +00:00
|
|
|
|
2021-03-04 22:10:34 +00:00
|
|
|
static bool esp_is_before_version_5(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
|
|
|
return version_id < 5;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:54 +00:00
|
|
|
static bool esp_is_version_5(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
|
|
|
return version_id == 5;
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:25 +00:00
|
|
|
static int esp_pre_save(void *opaque)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
|
|
|
s->mig_version_id = vmstate_esp.version_id;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int esp_post_load(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
2021-03-04 22:10:34 +00:00
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
|
|
|
|
|
|
|
if (version_id < 5) {
|
|
|
|
esp_set_tc(s, s->mig_dma_left);
|
|
|
|
}
|
|
|
|
|
2021-03-04 22:10:25 +00:00
|
|
|
s->mig_version_id = vmstate_esp.version_id;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-08-04 19:10:03 +00:00
|
|
|
const VMStateDescription vmstate_esp = {
|
2021-03-04 22:10:22 +00:00
|
|
|
.name = "esp",
|
2021-03-04 22:10:25 +00:00
|
|
|
.version_id = 5,
|
2009-09-19 15:44:50 +00:00
|
|
|
.minimum_version_id = 3,
|
2021-03-04 22:10:25 +00:00
|
|
|
.pre_save = esp_pre_save,
|
|
|
|
.post_load = esp_post_load,
|
2014-04-16 14:01:33 +00:00
|
|
|
.fields = (VMStateField[]) {
|
2009-09-19 15:44:50 +00:00
|
|
|
VMSTATE_BUFFER(rregs, ESPState),
|
|
|
|
VMSTATE_BUFFER(wregs, ESPState),
|
|
|
|
VMSTATE_INT32(ti_size, ESPState),
|
|
|
|
VMSTATE_UINT32(ti_rptr, ESPState),
|
|
|
|
VMSTATE_UINT32(ti_wptr, ESPState),
|
|
|
|
VMSTATE_BUFFER(ti_buf, ESPState),
|
2011-05-20 18:10:02 +00:00
|
|
|
VMSTATE_UINT32(status, ESPState),
|
2021-03-04 22:10:55 +00:00
|
|
|
VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
|
|
|
|
esp_is_before_version_5),
|
|
|
|
VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
|
|
|
|
esp_is_before_version_5),
|
2009-09-19 15:44:50 +00:00
|
|
|
VMSTATE_UINT32(dma, ESPState),
|
2016-06-20 14:32:39 +00:00
|
|
|
VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16),
|
|
|
|
VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4),
|
2009-09-19 15:44:50 +00:00
|
|
|
VMSTATE_UINT32(cmdlen, ESPState),
|
|
|
|
VMSTATE_UINT32(do_cmd, ESPState),
|
2021-03-04 22:10:34 +00:00
|
|
|
VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
|
2021-03-04 22:10:54 +00:00
|
|
|
VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
|
2009-09-19 15:44:50 +00:00
|
|
|
VMSTATE_END_OF_LIST()
|
2019-10-26 16:45:38 +00:00
|
|
|
},
|
2009-09-19 15:44:50 +00:00
|
|
|
};
|
2005-03-13 09:43:36 +00:00
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
|
2012-07-09 10:02:28 +00:00
|
|
|
uint64_t val, unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-04 22:10:24 +00:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2012-07-09 10:02:28 +00:00
|
|
|
uint32_t saddr;
|
|
|
|
|
|
|
|
saddr = addr >> sysbus->it_shift;
|
2021-03-04 22:10:24 +00:00
|
|
|
esp_reg_write(s, saddr, val);
|
2012-07-09 10:02:28 +00:00
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
|
2012-07-09 10:02:28 +00:00
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-04 22:10:24 +00:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2012-07-09 10:02:28 +00:00
|
|
|
uint32_t saddr;
|
|
|
|
|
|
|
|
saddr = addr >> sysbus->it_shift;
|
2021-03-04 22:10:24 +00:00
|
|
|
return esp_reg_read(s, saddr);
|
2012-07-09 10:02:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps sysbus_esp_mem_ops = {
|
|
|
|
.read = sysbus_esp_mem_read,
|
|
|
|
.write = sysbus_esp_mem_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid.accepts = esp_mem_accepts,
|
|
|
|
};
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
|
|
|
|
uint64_t val, unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-04 22:10:24 +00:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2021-03-04 22:10:45 +00:00
|
|
|
uint32_t dmalen;
|
2019-10-26 16:45:38 +00:00
|
|
|
|
2021-03-04 22:10:28 +00:00
|
|
|
trace_esp_pdma_write(size);
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
2021-03-04 22:10:36 +00:00
|
|
|
esp_pdma_write(s, val);
|
2019-10-26 16:45:38 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
2021-03-04 22:10:36 +00:00
|
|
|
esp_pdma_write(s, val >> 8);
|
|
|
|
esp_pdma_write(s, val);
|
2019-10-26 16:45:38 +00:00
|
|
|
break;
|
|
|
|
}
|
2021-03-04 22:10:45 +00:00
|
|
|
dmalen = esp_get_tc(s);
|
2021-03-04 22:10:49 +00:00
|
|
|
if (dmalen == 0 || (s->ti_wptr == TI_BUFSZ)) {
|
2019-10-26 16:45:38 +00:00
|
|
|
s->pdma_cb(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-04 22:10:24 +00:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2019-10-26 16:45:38 +00:00
|
|
|
uint64_t val = 0;
|
|
|
|
|
2021-03-04 22:10:28 +00:00
|
|
|
trace_esp_pdma_read(size);
|
|
|
|
|
2019-10-26 16:45:38 +00:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
2021-03-04 22:10:36 +00:00
|
|
|
val = esp_pdma_read(s);
|
2019-10-26 16:45:38 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
2021-03-04 22:10:36 +00:00
|
|
|
val = esp_pdma_read(s);
|
|
|
|
val = (val << 8) | esp_pdma_read(s);
|
2019-10-26 16:45:38 +00:00
|
|
|
break;
|
|
|
|
}
|
2021-03-04 22:10:49 +00:00
|
|
|
if (s->ti_rptr == s->ti_wptr) {
|
|
|
|
s->ti_wptr = 0;
|
|
|
|
s->ti_rptr = 0;
|
2019-10-26 16:45:38 +00:00
|
|
|
s->pdma_cb(s);
|
|
|
|
}
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps sysbus_esp_pdma_ops = {
|
|
|
|
.read = sysbus_esp_pdma_read,
|
|
|
|
.write = sysbus_esp_pdma_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid.min_access_size = 1,
|
2021-03-04 22:10:51 +00:00
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.impl.min_access_size = 1,
|
|
|
|
.impl.max_access_size = 2,
|
2019-10-26 16:45:38 +00:00
|
|
|
};
|
|
|
|
|
2011-08-13 13:44:45 +00:00
|
|
|
static const struct SCSIBusInfo esp_scsi_info = {
|
|
|
|
.tcq = false,
|
2011-08-13 16:55:17 +00:00
|
|
|
.max_target = ESP_MAX_DEVS,
|
|
|
|
.max_lun = 7,
|
2011-08-13 13:44:45 +00:00
|
|
|
|
2011-04-22 10:27:30 +00:00
|
|
|
.transfer_data = esp_transfer_data,
|
2011-04-18 20:53:08 +00:00
|
|
|
.complete = esp_command_complete,
|
|
|
|
.cancel = esp_request_cancelled
|
2011-04-18 15:11:14 +00:00
|
|
|
};
|
|
|
|
|
2012-07-09 10:02:28 +00:00
|
|
|
static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
|
2009-05-14 21:35:07 +00:00
|
|
|
{
|
2021-03-04 22:10:23 +00:00
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(opaque);
|
2021-03-04 22:10:24 +00:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2012-07-09 10:02:28 +00:00
|
|
|
|
|
|
|
switch (irq) {
|
|
|
|
case 0:
|
|
|
|
parent_esp_reset(s, irq, level);
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
esp_dma_enable(opaque, irq, level);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-07-01 10:18:35 +00:00
|
|
|
static void sysbus_esp_realize(DeviceState *dev, Error **errp)
|
2012-07-09 10:02:28 +00:00
|
|
|
{
|
2013-07-01 10:18:35 +00:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
2021-03-04 22:10:23 +00:00
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(dev);
|
2021-03-04 22:10:24 +00:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
|
|
|
|
|
|
|
if (!qdev_realize(DEVICE(s), NULL, errp)) {
|
|
|
|
return;
|
|
|
|
}
|
2005-03-13 09:43:36 +00:00
|
|
|
|
2013-07-01 10:18:35 +00:00
|
|
|
sysbus_init_irq(sbd, &s->irq);
|
2019-10-26 16:45:38 +00:00
|
|
|
sysbus_init_irq(sbd, &s->irq_data);
|
2012-07-09 10:02:28 +00:00
|
|
|
assert(sysbus->it_shift != -1);
|
2005-03-13 09:43:36 +00:00
|
|
|
|
2012-07-09 10:02:26 +00:00
|
|
|
s->chip_id = TCHI_FAS100A;
|
2013-06-07 01:25:08 +00:00
|
|
|
memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
|
2019-10-26 16:45:38 +00:00
|
|
|
sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
|
2013-07-01 10:18:35 +00:00
|
|
|
sysbus_init_mmio(sbd, &sysbus->iomem);
|
2019-10-26 16:45:38 +00:00
|
|
|
memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
|
2021-03-04 22:10:51 +00:00
|
|
|
sysbus, "esp-pdma", 4);
|
2019-10-26 16:45:38 +00:00
|
|
|
sysbus_init_mmio(sbd, &sysbus->pdma);
|
2005-03-13 09:43:36 +00:00
|
|
|
|
2013-07-01 10:18:35 +00:00
|
|
|
qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
|
2007-08-16 19:56:27 +00:00
|
|
|
|
2013-08-23 18:30:03 +00:00
|
|
|
scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
|
2006-09-03 16:09:07 +00:00
|
|
|
}
|
2009-05-14 21:35:07 +00:00
|
|
|
|
2012-07-09 10:02:28 +00:00
|
|
|
static void sysbus_esp_hard_reset(DeviceState *dev)
|
|
|
|
{
|
2021-03-04 22:10:23 +00:00
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(dev);
|
2021-03-04 22:10:24 +00:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
|
|
|
|
|
|
|
esp_hard_reset(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sysbus_esp_init(Object *obj)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(obj);
|
|
|
|
|
|
|
|
object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
|
2012-07-09 10:02:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_sysbus_esp_scsi = {
|
|
|
|
.name = "sysbusespscsi",
|
2021-03-04 22:10:25 +00:00
|
|
|
.version_id = 2,
|
scsi: esp: Defer command completion until previous interrupts have been handled
The guest OS reads RSTAT, RSEQ, and RINTR, and expects those registers
to reflect a consistent state. However, it is possible that the registers
can change after RSTAT was read, but before RINTR is read, when
esp_command_complete() is called.
Guest OS qemu
-------- ----
[handle interrupt]
Read RSTAT
esp_command_complete()
RSTAT = STAT_ST
esp_dma_done()
RSTAT |= STAT_TC
RSEQ = 0
RINTR = INTR_BS
Read RSEQ
Read RINTR RINTR = 0
RSTAT &= ~STAT_TC
RSEQ = SEQ_CD
The guest OS would then try to handle INTR_BS combined with an old
value of RSTAT. This sometimes resulted in lost events, spurious
interrupts, guest OS confusion, and stalled SCSI operations.
A typical guest error log (observed with various versions of Linux)
looks as follows.
scsi host1: Spurious irq, sreg=13.
...
scsi host1: Aborting command [84531f10:2a]
scsi host1: Current command [f882eea8:35]
scsi host1: Queued command [84531f10:2a]
scsi host1: Active command [f882eea8:35]
scsi host1: Dumping command log
scsi host1: ent[15] CMD val[44] sreg[90] seqreg[00] sreg2[00] ireg[20] ss[00] event[0c]
scsi host1: ent[16] CMD val[01] sreg[90] seqreg[00] sreg2[00] ireg[20] ss[02] event[0c]
scsi host1: ent[17] CMD val[43] sreg[90] seqreg[00] sreg2[00] ireg[20] ss[02] event[0c]
scsi host1: ent[18] EVENT val[0d] sreg[92] seqreg[04] sreg2[00] ireg[18] ss[00] event[0c]
...
Defer handling command completion until previous interrupts have been
handled to fix the problem.
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
2018-11-29 17:17:42 +00:00
|
|
|
.minimum_version_id = 1,
|
2012-07-09 10:02:28 +00:00
|
|
|
.fields = (VMStateField[]) {
|
2021-03-04 22:10:25 +00:00
|
|
|
VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
|
2012-07-09 10:02:28 +00:00
|
|
|
VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
2012-01-24 19:12:29 +00:00
|
|
|
};
|
|
|
|
|
2012-07-09 10:02:28 +00:00
|
|
|
static void sysbus_esp_class_init(ObjectClass *klass, void *data)
|
2012-01-24 19:12:29 +00:00
|
|
|
{
|
2011-12-08 03:34:16 +00:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 19:12:29 +00:00
|
|
|
|
2013-07-01 10:18:35 +00:00
|
|
|
dc->realize = sysbus_esp_realize;
|
2012-07-09 10:02:28 +00:00
|
|
|
dc->reset = sysbus_esp_hard_reset;
|
|
|
|
dc->vmsd = &vmstate_sysbus_esp_scsi;
|
2013-07-29 14:17:45 +00:00
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
2012-01-24 19:12:29 +00:00
|
|
|
}
|
|
|
|
|
2012-08-02 08:40:30 +00:00
|
|
|
static const TypeInfo sysbus_esp_info = {
|
2021-03-04 22:10:23 +00:00
|
|
|
.name = TYPE_SYSBUS_ESP,
|
2011-12-08 03:34:16 +00:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
2021-03-04 22:10:24 +00:00
|
|
|
.instance_init = sysbus_esp_init,
|
2012-07-09 10:02:28 +00:00
|
|
|
.instance_size = sizeof(SysBusESPState),
|
|
|
|
.class_init = sysbus_esp_class_init,
|
2009-10-24 16:34:21 +00:00
|
|
|
};
|
|
|
|
|
2021-03-04 22:10:24 +00:00
|
|
|
static void esp_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
/* internal device for sysbusesp/pciespscsi, not user-creatable */
|
|
|
|
dc->user_creatable = false;
|
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo esp_info = {
|
|
|
|
.name = TYPE_ESP,
|
|
|
|
.parent = TYPE_DEVICE,
|
|
|
|
.instance_size = sizeof(ESPState),
|
|
|
|
.class_init = esp_class_init,
|
|
|
|
};
|
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
static void esp_register_types(void)
|
2009-05-14 21:35:07 +00:00
|
|
|
{
|
2012-07-09 10:02:28 +00:00
|
|
|
type_register_static(&sysbus_esp_info);
|
2021-03-04 22:10:24 +00:00
|
|
|
type_register_static(&esp_info);
|
2009-05-14 21:35:07 +00:00
|
|
|
}
|
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
type_init(esp_register_types)
|