2007-11-17 17:14:51 +00:00
|
|
|
#ifndef QEMU_PCI_H
|
|
|
|
#define QEMU_PCI_H
|
|
|
|
|
2009-03-05 23:01:23 +00:00
|
|
|
#include "qemu-common.h"
|
|
|
|
|
2009-05-14 21:35:07 +00:00
|
|
|
#include "qdev.h"
|
|
|
|
|
2007-11-17 17:14:51 +00:00
|
|
|
/* PCI includes legacy ISA access. */
|
|
|
|
#include "isa.h"
|
|
|
|
|
|
|
|
/* PCI bus */
|
|
|
|
|
2009-10-01 21:12:16 +00:00
|
|
|
extern target_phys_addr_t pci_mem_base;
|
2007-11-17 17:14:51 +00:00
|
|
|
|
2009-02-11 15:19:46 +00:00
|
|
|
#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
|
|
|
|
#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
|
|
|
|
#define PCI_FUNC(devfn) ((devfn) & 0x07)
|
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
|
|
|
|
#include "pci_ids.h"
|
2009-02-01 19:26:20 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* QEMU-specific Vendor and Device ID definitions */
|
2009-02-11 15:21:54 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* IBM (0x1014) */
|
|
|
|
#define PCI_DEVICE_ID_IBM_440GX 0x027f
|
2009-02-01 12:01:04 +00:00
|
|
|
#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
|
2009-01-26 15:37:35 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* Hitachi (0x1054) */
|
2009-01-26 15:37:35 +00:00
|
|
|
#define PCI_VENDOR_ID_HITACHI 0x1054
|
2009-03-13 15:02:23 +00:00
|
|
|
#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
|
2009-01-26 15:37:35 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* Apple (0x106b) */
|
2009-02-01 12:01:04 +00:00
|
|
|
#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
|
|
|
|
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
|
|
|
|
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
|
|
|
|
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
|
2009-03-13 15:02:23 +00:00
|
|
|
#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
|
2009-01-26 15:37:35 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* Realtek (0x10ec) */
|
|
|
|
#define PCI_DEVICE_ID_REALTEK_8029 0x8029
|
2009-01-26 15:37:35 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* Xilinx (0x10ee) */
|
|
|
|
#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
|
2009-01-26 15:37:35 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* Marvell (0x11ab) */
|
|
|
|
#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
|
2009-01-26 15:37:35 +00:00
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* QEMU/Bochs VGA (0x1234) */
|
2009-02-01 12:01:04 +00:00
|
|
|
#define PCI_VENDOR_ID_QEMU 0x1234
|
|
|
|
#define PCI_DEVICE_ID_QEMU_VGA 0x1111
|
|
|
|
|
2009-03-13 15:02:23 +00:00
|
|
|
/* VMWare (0x15ad) */
|
2009-01-26 15:37:35 +00:00
|
|
|
#define PCI_VENDOR_ID_VMWARE 0x15ad
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_NET 0x0720
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
|
|
|
|
|
2009-03-28 17:29:07 +00:00
|
|
|
/* Intel (0x8086) */
|
2009-03-13 15:02:23 +00:00
|
|
|
#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
|
2009-09-01 20:16:10 +00:00
|
|
|
#define PCI_DEVICE_ID_INTEL_82557 0x1229
|
2009-03-02 16:42:23 +00:00
|
|
|
|
2009-01-26 15:37:35 +00:00
|
|
|
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
|
2008-12-11 21:15:42 +00:00
|
|
|
#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
|
|
|
|
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
|
|
|
|
#define PCI_SUBDEVICE_ID_QEMU 0x1100
|
|
|
|
|
|
|
|
#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
|
|
|
|
#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
|
|
|
|
#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
|
2009-01-26 15:22:46 +00:00
|
|
|
#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
|
2008-12-11 21:15:42 +00:00
|
|
|
|
2007-11-17 17:14:51 +00:00
|
|
|
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
|
|
|
|
uint32_t address, uint32_t data, int len);
|
|
|
|
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
|
|
|
|
uint32_t address, int len);
|
|
|
|
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
|
|
|
|
uint32_t addr, uint32_t size, int type);
|
2009-02-11 15:21:10 +00:00
|
|
|
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
|
2007-11-17 17:14:51 +00:00
|
|
|
|
|
|
|
#define PCI_ADDRESS_SPACE_MEM 0x00
|
|
|
|
#define PCI_ADDRESS_SPACE_IO 0x01
|
|
|
|
#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
|
|
|
|
|
|
|
|
typedef struct PCIIORegion {
|
|
|
|
uint32_t addr; /* current PCI mapping address. -1 means not mapped */
|
|
|
|
uint32_t size;
|
|
|
|
uint8_t type;
|
|
|
|
PCIMapIORegionFunc *map_func;
|
|
|
|
} PCIIORegion;
|
|
|
|
|
|
|
|
#define PCI_ROM_SLOT 6
|
|
|
|
#define PCI_NUM_REGIONS 7
|
|
|
|
|
2009-03-28 17:29:07 +00:00
|
|
|
/* Declarations from linux/pci_regs.h */
|
2007-11-17 17:14:51 +00:00
|
|
|
#define PCI_VENDOR_ID 0x00 /* 16 bits */
|
|
|
|
#define PCI_DEVICE_ID 0x02 /* 16 bits */
|
|
|
|
#define PCI_COMMAND 0x04 /* 16 bits */
|
|
|
|
#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
|
|
|
|
#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
|
2009-06-21 16:45:18 +00:00
|
|
|
#define PCI_COMMAND_MASTER 0x4 /* Enable bus master */
|
2009-03-28 17:29:07 +00:00
|
|
|
#define PCI_STATUS 0x06 /* 16 bits */
|
|
|
|
#define PCI_REVISION_ID 0x08 /* 8 bits */
|
2009-06-21 16:49:40 +00:00
|
|
|
#define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
|
2007-11-17 17:14:51 +00:00
|
|
|
#define PCI_CLASS_DEVICE 0x0a /* Device class */
|
2009-06-21 16:45:18 +00:00
|
|
|
#define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
|
|
|
|
#define PCI_LATENCY_TIMER 0x0d /* 8 bits */
|
2009-03-28 17:29:07 +00:00
|
|
|
#define PCI_HEADER_TYPE 0x0e /* 8 bits */
|
2009-05-03 19:03:00 +00:00
|
|
|
#define PCI_HEADER_TYPE_NORMAL 0
|
|
|
|
#define PCI_HEADER_TYPE_BRIDGE 1
|
|
|
|
#define PCI_HEADER_TYPE_CARDBUS 2
|
|
|
|
#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
|
2009-06-21 16:45:18 +00:00
|
|
|
#define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
|
|
|
|
#define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
|
|
|
|
#define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
|
|
|
|
#define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
|
2009-03-28 17:29:07 +00:00
|
|
|
#define PCI_SUBSYSTEM_VENDOR_ID 0x2c /* 16 bits */
|
|
|
|
#define PCI_SUBSYSTEM_ID 0x2e /* 16 bits */
|
2009-09-16 10:40:57 +00:00
|
|
|
#define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
|
|
|
|
#define PCI_ROM_ADDRESS_ENABLE 0x01
|
2009-06-21 16:45:18 +00:00
|
|
|
#define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
|
2007-11-17 17:14:51 +00:00
|
|
|
#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
|
|
|
|
#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
|
|
|
|
#define PCI_MIN_GNT 0x3e /* 8 bits */
|
|
|
|
#define PCI_MAX_LAT 0x3f /* 8 bits */
|
|
|
|
|
2009-06-21 16:45:40 +00:00
|
|
|
/* Capability lists */
|
|
|
|
#define PCI_CAP_LIST_ID 0 /* Capability ID */
|
|
|
|
#define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
|
|
|
|
|
2009-03-28 17:29:07 +00:00
|
|
|
#define PCI_REVISION 0x08 /* obsolete, use PCI_REVISION_ID */
|
|
|
|
#define PCI_SUBVENDOR_ID 0x2c /* obsolete, use PCI_SUBSYSTEM_VENDOR_ID */
|
|
|
|
#define PCI_SUBDEVICE_ID 0x2e /* obsolete, use PCI_SUBSYSTEM_ID */
|
|
|
|
|
2008-12-18 22:43:33 +00:00
|
|
|
/* Bits in the PCI Status Register (PCI 2.3 spec) */
|
|
|
|
#define PCI_STATUS_RESERVED1 0x007
|
|
|
|
#define PCI_STATUS_INT_STATUS 0x008
|
2009-06-21 16:45:40 +00:00
|
|
|
#define PCI_STATUS_CAP_LIST 0x010
|
2008-12-18 22:43:33 +00:00
|
|
|
#define PCI_STATUS_66MHZ 0x020
|
|
|
|
#define PCI_STATUS_RESERVED2 0x040
|
|
|
|
#define PCI_STATUS_FAST_BACK 0x080
|
|
|
|
#define PCI_STATUS_DEVSEL 0x600
|
|
|
|
|
|
|
|
#define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
|
|
|
|
PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
|
|
|
|
PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
|
|
|
|
|
|
|
|
#define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
|
|
|
|
|
2008-12-18 22:43:40 +00:00
|
|
|
/* Bits in the PCI Command Register (PCI 2.3 spec) */
|
|
|
|
#define PCI_COMMAND_RESERVED 0xf800
|
|
|
|
|
|
|
|
#define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
|
|
|
|
|
2009-06-21 16:45:18 +00:00
|
|
|
/* Size of the standard PCI config header */
|
|
|
|
#define PCI_CONFIG_HEADER_SIZE 0x40
|
|
|
|
/* Size of the standard PCI config space */
|
|
|
|
#define PCI_CONFIG_SPACE_SIZE 0x100
|
|
|
|
|
2009-06-21 16:49:54 +00:00
|
|
|
/* Bits in cap_present field. */
|
|
|
|
enum {
|
|
|
|
QEMU_PCI_CAP_MSIX = 0x1,
|
|
|
|
};
|
|
|
|
|
2007-11-17 17:14:51 +00:00
|
|
|
struct PCIDevice {
|
2009-05-14 21:35:07 +00:00
|
|
|
DeviceState qdev;
|
2007-11-17 17:14:51 +00:00
|
|
|
/* PCI config space */
|
2009-06-21 16:45:18 +00:00
|
|
|
uint8_t config[PCI_CONFIG_SPACE_SIZE];
|
|
|
|
|
2009-06-21 16:49:40 +00:00
|
|
|
/* Used to enable config checks on load. Note that writeable bits are
|
|
|
|
* never checked even if set in cmask. */
|
|
|
|
uint8_t cmask[PCI_CONFIG_SPACE_SIZE];
|
|
|
|
|
2009-06-21 16:45:18 +00:00
|
|
|
/* Used to implement R/W bytes */
|
|
|
|
uint8_t wmask[PCI_CONFIG_SPACE_SIZE];
|
2007-11-17 17:14:51 +00:00
|
|
|
|
2009-06-21 16:45:40 +00:00
|
|
|
/* Used to allocate config space for capabilities. */
|
|
|
|
uint8_t used[PCI_CONFIG_SPACE_SIZE];
|
|
|
|
|
2007-11-17 17:14:51 +00:00
|
|
|
/* the following fields are read only */
|
|
|
|
PCIBus *bus;
|
2009-08-03 15:35:19 +00:00
|
|
|
uint32_t devfn;
|
2007-11-17 17:14:51 +00:00
|
|
|
char name[64];
|
|
|
|
PCIIORegion io_regions[PCI_NUM_REGIONS];
|
|
|
|
|
|
|
|
/* do not access the following fields */
|
|
|
|
PCIConfigReadFunc *config_read;
|
|
|
|
PCIConfigWriteFunc *config_write;
|
|
|
|
|
|
|
|
/* IRQ objects for the INTA-INTD pins. */
|
|
|
|
qemu_irq *irq;
|
|
|
|
|
|
|
|
/* Current IRQ levels. Used internally by the generic PCI code. */
|
|
|
|
int irq_state[4];
|
2009-06-21 16:49:54 +00:00
|
|
|
|
|
|
|
/* Capability bits */
|
|
|
|
uint32_t cap_present;
|
|
|
|
|
|
|
|
/* Offset of MSI-X capability in config space */
|
|
|
|
uint8_t msix_cap;
|
|
|
|
|
|
|
|
/* MSI-X entries */
|
|
|
|
int msix_entries_nr;
|
|
|
|
|
|
|
|
/* Space to store MSIX table */
|
|
|
|
uint8_t *msix_table_page;
|
|
|
|
/* MMIO index used to map MSIX table and pending bit entries. */
|
|
|
|
int msix_mmio_index;
|
|
|
|
/* Reference-count for entries actually in use by driver. */
|
|
|
|
unsigned *msix_entry_used;
|
|
|
|
/* Region including the MSI-X table */
|
|
|
|
uint32_t msix_bar_size;
|
2009-08-20 17:42:38 +00:00
|
|
|
/* Version id needed for VMState */
|
|
|
|
int32_t version_id;
|
2007-11-17 17:14:51 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
PCIDevice *pci_register_device(PCIBus *bus, const char *name,
|
|
|
|
int instance_size, int devfn,
|
|
|
|
PCIConfigReadFunc *config_read,
|
|
|
|
PCIConfigWriteFunc *config_write);
|
|
|
|
|
2009-06-14 08:38:53 +00:00
|
|
|
void pci_register_bar(PCIDevice *pci_dev, int region_num,
|
2007-11-17 17:14:51 +00:00
|
|
|
uint32_t size, int type,
|
|
|
|
PCIMapIORegionFunc *map_func);
|
|
|
|
|
2009-06-21 16:45:40 +00:00
|
|
|
int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
|
|
|
|
|
|
|
|
void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
|
|
|
|
|
|
|
|
void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
|
|
|
|
|
|
|
|
uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
|
|
|
|
|
|
|
|
|
2007-11-17 17:14:51 +00:00
|
|
|
uint32_t pci_default_read_config(PCIDevice *d,
|
|
|
|
uint32_t address, int len);
|
|
|
|
void pci_default_write_config(PCIDevice *d,
|
|
|
|
uint32_t address, uint32_t val, int len);
|
|
|
|
void pci_device_save(PCIDevice *s, QEMUFile *f);
|
|
|
|
int pci_device_load(PCIDevice *s, QEMUFile *f);
|
|
|
|
|
2009-08-28 13:28:17 +00:00
|
|
|
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
|
2007-11-17 17:14:51 +00:00
|
|
|
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
|
2009-09-25 19:42:44 +00:00
|
|
|
typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
|
2009-09-16 20:25:31 +00:00
|
|
|
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
|
|
|
|
const char *name, int devfn_min);
|
|
|
|
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
|
|
|
|
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
|
|
|
void *irq_opaque, int nirq);
|
2009-09-25 19:42:44 +00:00
|
|
|
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
|
2009-05-22 23:05:19 +00:00
|
|
|
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
|
|
|
|
pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
2009-08-28 13:28:17 +00:00
|
|
|
void *irq_opaque, int devfn_min, int nirq);
|
2007-11-17 17:14:51 +00:00
|
|
|
|
Fix exit on 'pci_add' Monitor command
If the user issues one of the following commands to the Monitor:
pci_add pci_addr=auto nic model=None
pci_add pci_addr=auto nic model=?
QEMU will exit, because the function used to perform sanity
checks (qemu_check_nic_model_list()) exits on error.
This function is used by the startup code, where it makes
sense to exit on error, but in the Monitor it doesn't.
Changing qemu_check_nic_model_list() to not exit on error
is not possible though, as it's used by the board init
code (the PC one), where all board specific code must have
void return.
The way I've chosen to fix this was to introduce a new function
called pci_nic_supported(), which checks if the NIC is supported
and returns true or false accordingly.
The new function is used only by the Monitor, it performs the
necessary check and returns an error in case the NIC is not
supported, thus qemu_check_nic_model_list()'s exit is never trigged.
The following should be observed:
1. Only the specified NIC is checked, the default one is assumed
to be supported
2. The NIC query command (model=?) won't work with pci_add, the
right way to do this with the Monitor is to add a new command
Signed-off-by: Luiz Capitulino <lcapitulino@redhat.com>
Signed-off-by: Anthony Liguori <aliguori@us.ibm.com>
2009-09-24 14:16:01 +00:00
|
|
|
int pci_nic_supported(const char *model);
|
2009-06-18 13:14:08 +00:00
|
|
|
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
|
|
|
|
const char *default_devaddr);
|
2009-09-25 01:53:51 +00:00
|
|
|
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
|
|
|
|
const char *default_devaddr);
|
2007-11-17 17:14:51 +00:00
|
|
|
void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
|
|
|
|
uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
|
|
|
|
int pci_bus_num(PCIBus *s);
|
|
|
|
void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
|
2009-02-11 15:19:46 +00:00
|
|
|
PCIBus *pci_find_bus(int bus_num);
|
|
|
|
PCIDevice *pci_find_device(int bus_num, int slot, int function);
|
2009-09-25 01:53:49 +00:00
|
|
|
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
|
2007-11-17 17:14:51 +00:00
|
|
|
|
2009-06-25 22:04:00 +00:00
|
|
|
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
|
|
|
|
unsigned *slotp);
|
2009-02-11 15:21:48 +00:00
|
|
|
|
2009-03-05 23:01:23 +00:00
|
|
|
void pci_info(Monitor *mon);
|
2009-01-27 19:15:31 +00:00
|
|
|
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
|
2007-11-17 17:14:51 +00:00
|
|
|
pci_map_irq_fn map_irq, const char *name);
|
|
|
|
|
2009-06-21 16:50:57 +00:00
|
|
|
static inline void
|
|
|
|
pci_set_byte(uint8_t *config, uint8_t val)
|
|
|
|
{
|
|
|
|
*config = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint8_t
|
|
|
|
pci_get_byte(uint8_t *config)
|
|
|
|
{
|
|
|
|
return *config;
|
|
|
|
}
|
|
|
|
|
2009-06-21 16:45:30 +00:00
|
|
|
static inline void
|
|
|
|
pci_set_word(uint8_t *config, uint16_t val)
|
|
|
|
{
|
|
|
|
cpu_to_le16wu((uint16_t *)config, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint16_t
|
|
|
|
pci_get_word(uint8_t *config)
|
|
|
|
{
|
|
|
|
return le16_to_cpupu((uint16_t *)config);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_set_long(uint8_t *config, uint32_t val)
|
|
|
|
{
|
|
|
|
cpu_to_le32wu((uint32_t *)config, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t
|
|
|
|
pci_get_long(uint8_t *config)
|
|
|
|
{
|
|
|
|
return le32_to_cpupu((uint32_t *)config);
|
|
|
|
}
|
|
|
|
|
2009-01-26 15:37:35 +00:00
|
|
|
static inline void
|
|
|
|
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
|
|
|
|
{
|
2009-06-21 16:45:30 +00:00
|
|
|
pci_set_word(&pci_config[PCI_VENDOR_ID], val);
|
2009-01-26 15:37:35 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
|
|
|
|
{
|
2009-06-21 16:45:30 +00:00
|
|
|
pci_set_word(&pci_config[PCI_DEVICE_ID], val);
|
2009-01-26 15:37:35 +00:00
|
|
|
}
|
|
|
|
|
2009-02-01 19:26:20 +00:00
|
|
|
static inline void
|
|
|
|
pci_config_set_class(uint8_t *pci_config, uint16_t val)
|
|
|
|
{
|
2009-06-21 16:45:30 +00:00
|
|
|
pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
|
2009-02-01 19:26:20 +00:00
|
|
|
}
|
|
|
|
|
2009-08-14 08:36:05 +00:00
|
|
|
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
|
2009-06-30 12:12:07 +00:00
|
|
|
typedef struct {
|
|
|
|
DeviceInfo qdev;
|
|
|
|
pci_qdev_initfn init;
|
2009-09-25 19:42:38 +00:00
|
|
|
PCIUnregisterFunc *exit;
|
2009-06-30 12:12:07 +00:00
|
|
|
PCIConfigReadFunc *config_read;
|
|
|
|
PCIConfigWriteFunc *config_write;
|
|
|
|
} PCIDeviceInfo;
|
|
|
|
|
|
|
|
void pci_qdev_register(PCIDeviceInfo *info);
|
|
|
|
void pci_qdev_register_many(PCIDeviceInfo *info);
|
2009-05-14 21:35:07 +00:00
|
|
|
|
2009-09-15 19:23:25 +00:00
|
|
|
PCIDevice *pci_create_noinit(PCIBus *bus, int devfn, const char *name);
|
2009-05-14 21:35:07 +00:00
|
|
|
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
|
|
|
|
|
2007-11-17 17:14:51 +00:00
|
|
|
/* lsi53c895a.c */
|
2007-12-02 04:51:10 +00:00
|
|
|
#define LSI_MAX_DEVS 7
|
2007-11-17 17:14:51 +00:00
|
|
|
|
|
|
|
/* vmware_vga.c */
|
2009-05-13 16:56:25 +00:00
|
|
|
void pci_vmsvga_init(PCIBus *bus);
|
2007-11-17 17:14:51 +00:00
|
|
|
|
|
|
|
/* usb-uhci.c */
|
|
|
|
void usb_uhci_piix3_init(PCIBus *bus, int devfn);
|
|
|
|
void usb_uhci_piix4_init(PCIBus *bus, int devfn);
|
|
|
|
|
|
|
|
/* usb-ohci.c */
|
2009-08-31 12:24:03 +00:00
|
|
|
void usb_ohci_init_pci(struct PCIBus *bus, int devfn);
|
2007-11-17 17:14:51 +00:00
|
|
|
|
|
|
|
/* prep_pci.c */
|
|
|
|
PCIBus *pci_prep_init(qemu_irq *pic);
|
|
|
|
|
|
|
|
/* apb_pci.c */
|
2009-10-01 21:12:16 +00:00
|
|
|
PCIBus *pci_apb_init(target_phys_addr_t special_base,
|
|
|
|
target_phys_addr_t mem_base,
|
2009-01-10 11:33:32 +00:00
|
|
|
qemu_irq *pic, PCIBus **bus2, PCIBus **bus3);
|
2007-11-17 17:14:51 +00:00
|
|
|
|
2008-12-07 22:46:42 +00:00
|
|
|
/* sh_pci.c */
|
|
|
|
PCIBus *sh_pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
2009-08-28 13:28:17 +00:00
|
|
|
void *pic, int devfn_min, int nirq);
|
2008-12-07 22:46:42 +00:00
|
|
|
|
2007-11-17 17:14:51 +00:00
|
|
|
#endif
|